Home
last modified time | relevance | path

Searched refs:Ext2 (Results 1 – 8 of 8) sorted by relevance

/freebsd/contrib/llvm-project/llvm/include/llvm/BinaryFormat/
H A DMsgPack.def95 HANDLE_MP_FIX_LEN(0x02, Ext2)
/freebsd/contrib/llvm-project/llvm/lib/BinaryFormat/
H A DMsgPackWriter.cpp182 case FixLen::Ext2: in writeExt()
H A DMsgPackReader.cpp126 return createExt(Obj, FixLen::Ext2); in read()
/freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/
H A DAArch64ISelLowering.cpp15938 static bool areExtractExts(Value *Ext1, Value *Ext2) { in areExtractExts() argument
15945 !match(Ext2, m_ZExtOrSExt(m_Value())) || in areExtractExts()
15947 !areExtDoubled(cast<Instruction>(Ext2))) in areExtractExts()
16159 auto Ext2 = cast<Instruction>(I->getOperand(1)); in shouldSinkOperands() local
16160 if (areExtractShuffleVectors(Ext1->getOperand(0), Ext2->getOperand(0))) { in shouldSinkOperands()
16162 Ops.push_back(&Ext2->getOperandUse(0)); in shouldSinkOperands()
21576 const SDValue Ext2 = in performSignExtendSetCCCombine() local
21580 SDLoc(SetCC), N->getValueType(0), Ext1, Ext2, in performSignExtendSetCCCombine()
/freebsd/contrib/llvm-project/llvm/lib/Target/PowerPC/
H A DPPCISelLowering.cpp15087 SDValue Ext2 = N->getOperand(1).getOperand(0); in DAGCombineBuildVector() local
15089 Ext2.getOpcode() != ISD::EXTRACT_VECTOR_ELT) in DAGCombineBuildVector()
15093 ConstantSDNode *Ext2Op = dyn_cast<ConstantSDNode>(Ext2.getOperand(1)); in DAGCombineBuildVector()
15097 Ext1.getOperand(0) != Ext2.getOperand(0)) in DAGCombineBuildVector()
/freebsd/contrib/llvm-project/llvm/lib/Target/ARM/
H A DARMISelLowering.cpp10335 SDValue Ext2 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Op0, in LowerVecReduce() local
10340 SDValue Res1 = DAG.getNode(BaseOpcode, dl, EltVT, Ext2, Ext3, Op->getFlags()); in LowerVecReduce()
19266 static bool areExtractExts(Value *Ext1, Value *Ext2) { in areExtractExts() argument
19273 !match(Ext2, m_ZExtOrSExt(m_Value())) || in areExtractExts()
19275 !areExtDoubled(cast<Instruction>(Ext2))) in areExtractExts()
/freebsd/contrib/llvm-project/llvm/lib/CodeGen/SelectionDAG/
H A DDAGCombiner.cpp12857 SDValue Ext2 = DAG.getNode(Opcode, DL, VT, Op2); in tryToFoldExtendSelectLoad() local
12858 return DAG.getSelect(DL, VT, N0->getOperand(0), Ext1, Ext2); in tryToFoldExtendSelectLoad()
/freebsd/contrib/llvm-project/llvm/lib/Target/X86/
H A DX86ISelLowering.cpp44937 SDValue Ext2 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, VT, in scalarizeExtEltFP() local
44939 return DAG.getNode(ISD::SELECT, DL, VT, Ext0, Ext1, Ext2); in scalarizeExtEltFP()
57157 SDValue Ext2 = extractSubVector(InVec.getOperand(2), 0, DAG, DL, 128); in combineEXTRACT_SUBVECTOR() local
57158 return DAG.getNode(InOpcode, DL, VT, Ext0, Ext1, Ext2); in combineEXTRACT_SUBVECTOR()