/freebsd/contrib/llvm-project/llvm/lib/CodeGen/ |
H A D | MachineTraceMetrics.cpp | 647 unsigned DefOp; member 650 DataDep(const MachineInstr *DefMI, unsigned DefOp, unsigned UseOp) in DataDep() 651 : DefMI(DefMI), DefOp(DefOp), UseOp(UseOp) {} in DataDep() 660 DefOp = DefI.getOperandNo(); in DataDep() 754 for (unsigned DefOp : LiveDefOps) { in updatePhysDepsDownwards() local 756 TRI->regunits(UseMI->getOperand(DefOp).getReg().asMCReg())) { in updatePhysDepsDownwards() 759 LRU.Op = DefOp; in updatePhysDepsDownwards() 817 .computeOperandLatency(Dep.DefMI, Dep.DefOp, &UseMI, Dep.UseOp); in updateDepth() 968 UseHeight += SchedModel.computeOperandLatency(Dep.DefMI, Dep.DefOp, &UseMI, in pushDepHeight() 988 addLiveIns(const MachineInstr *DefMI, unsigned DefOp, in addLiveIns() argument [all …]
|
H A D | PeepholeOptimizer.cpp | 1586 MachineOperand &DefOp = MI.getOperand(0); in findTargetRecurrence() local 1587 if (!isVirtualRegisterOperand(DefOp)) in findTargetRecurrence() 1599 return findTargetRecurrence(DefOp.getReg(), TargetRegs, RC); in findTargetRecurrence() 1605 return findTargetRecurrence(DefOp.getReg(), TargetRegs, RC); in findTargetRecurrence() 1913 const MachineOperand DefOp = Def->getOperand(DefIdx); in getNextSourceFromBitcast() local 1914 if (DefOp.getSubReg() != DefSubReg) in getNextSourceFromBitcast() 1942 for (const MachineInstr &UseMI : MRI.use_nodbg_instructions(DefOp.getReg())) { in getNextSourceFromBitcast()
|
H A D | SplitKit.cpp | 454 for (const MachineOperand &DefOp : DefMI->defs()) { in addDeadDef() local 455 Register R = DefOp.getReg(); in addDeadDef() 458 if (unsigned SR = DefOp.getSubReg()) in addDeadDef() 1383 const MachineOperand &DefOp = MI->getOperand(DefOpIdx); in rewriteAssigned() local 1384 IsEarlyClobber = DefOp.isEarlyClobber(); in rewriteAssigned()
|
H A D | MachineSink.cpp | 323 auto *DefOp = PI->findRegisterDefOperand(Reg, TRI, false, true); in INITIALIZE_PASS_DEPENDENCY() local 324 if (DefOp && !DefOp->isDead()) in INITIALIZE_PASS_DEPENDENCY()
|
H A D | MachinePipeliner.cpp | 444 MachineOperand &DefOp = PI.getOperand(0); in preprocessPhiNodes() local 445 assert(DefOp.getSubReg() == 0); in preprocessPhiNodes() 446 auto *RC = MRI.getRegClass(DefOp.getReg()); in preprocessPhiNodes()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/X86/ |
H A D | X86SpeculativeLoadHardening.cpp | 1206 if (const MachineOperand *DefOp = in isEFLAGSDefLive() local 1208 return !DefOp->isDead(); in isEFLAGSDefLive() 1218 if (MachineOperand *DefOp = in isEFLAGSLive() local 1221 if (DefOp->isDead()) in isEFLAGSLive() 1957 auto &DefOp = MI.getOperand(0); in hardenPostLoad() local 1958 Register OldDefReg = DefOp.getReg(); in hardenPostLoad() 1965 DefOp.setReg(UnhardenedReg); in hardenPostLoad()
|
H A D | X86DomainReassignment.cpp | 588 for (auto &DefOp : UseMI.defs()) { in buildClosure() local 589 if (!DefOp.isReg()) in buildClosure() 592 Register DefReg = DefOp.getReg(); in buildClosure()
|
/freebsd/contrib/llvm-project/llvm/lib/Target/Hexagon/ |
H A D | HexagonExpandCondsets.cpp | 228 void predicateAt(const MachineOperand &DefOp, MachineInstr &MI, 877 void HexagonExpandCondsets::predicateAt(const MachineOperand &DefOp, in predicateAt() argument 908 MB.addReg(DefOp.getReg(), getRegState(DefOp), DefOp.getSubReg()); in predicateAt()
|
/freebsd/contrib/llvm-project/llvm/include/llvm/CodeGen/ |
H A D | MachineTraceMetrics.h | 346 void addLiveIns(const MachineInstr *DefMI, unsigned DefOp,
|
/freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/ |
H A D | SIFoldOperands.cpp | 720 MachineOperand &DefOp = Def->getOperand(1); in tryToFoldACImm() local 721 if (DefOp.isImm() && TII->isInlineConstant(DefOp, OpTy) && in tryToFoldACImm() 722 TII->isOperandLegal(*UseMI, UseOpIdx, &DefOp)) { in tryToFoldACImm() 723 UseMI->getOperand(UseOpIdx).ChangeToImmediate(DefOp.getImm()); in tryToFoldACImm()
|
H A D | SIInstrInfo.cpp | 659 MachineOperand &DefOp = Def->getOperand(1); in indirectCopyToAGPR() local 660 assert(DefOp.isReg() || DefOp.isImm()); in indirectCopyToAGPR() 662 if (DefOp.isReg()) { in indirectCopyToAGPR() 667 if (I->modifiesRegister(DefOp.getReg(), &RI)) in indirectCopyToAGPR() 673 DefOp.setIsKill(false); in indirectCopyToAGPR() 678 .add(DefOp); in indirectCopyToAGPR()
|