Home
last modified time | relevance | path

Searched refs:BaseRegOp (Results 1 – 3 of 3) sorted by relevance

/freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/
H A DAArch64LoadStoreOptimizer.cpp766 const MachineOperand &BaseRegOp = in mergeNarrowZeroStores() local
800 .add(BaseRegOp) in mergeNarrowZeroStores()
984 const MachineOperand &BaseRegOp = in mergePairedInsns() local
1071 MIB.addReg(BaseRegOp.getReg(), RegState::Define); in mergePairedInsns()
1075 .add(BaseRegOp) in mergePairedInsns()
H A DAArch64InstrInfo.cpp2844 const MachineOperand &BaseRegOp = MemI.getOperand(0); in canFoldIntoAddrMode() local
2845 if (BaseRegOp.isReg() && BaseRegOp.getReg() == Reg) in canFoldIntoAddrMode()
/freebsd/contrib/llvm-project/llvm/lib/Target/Mips/AsmParser/
H A DMipsAsmParser.cpp3755 const MCOperand &BaseRegOp = Inst.getOperand(StartOp + 1); in expandMem16Inst() local
3756 assert(BaseRegOp.isReg() && "expected register operand kind"); in expandMem16Inst()
3762 unsigned BaseReg = BaseRegOp.getReg(); in expandMem16Inst()
3882 const MCOperand &BaseRegOp = Inst.getOperand(StartOp + 1); in expandMem9Inst() local
3883 assert(BaseRegOp.isReg() && "expected register operand kind"); in expandMem9Inst()
3889 unsigned BaseReg = BaseRegOp.getReg(); in expandMem9Inst()