1 /*-
2 * Copyright (c) 2012 Semihalf.
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 *
14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24 * SUCH DAMAGE.
25 */
26
27 #include "opt_platform.h"
28
29 #include <sys/param.h>
30 #include <sys/systm.h>
31 #include <sys/kernel.h>
32 #include <sys/bus.h>
33 #include <sys/lock.h>
34 #include <sys/module.h>
35 #include <sys/mutex.h>
36 #include <sys/proc.h>
37 #include <sys/pcpu.h>
38 #include <sys/sched.h>
39
40 #include <machine/bus.h>
41 #include <machine/tlb.h>
42
43 #include <dev/ofw/ofw_bus.h>
44 #include <dev/ofw/ofw_bus_subr.h>
45
46 #include <powerpc/mpc85xx/mpc85xx.h>
47
48 #include "qman.h"
49 #include "portals.h"
50
51 extern e_RxStoreResponse qman_received_frame_callback(t_Handle, t_Handle,
52 t_Handle, uint32_t, t_DpaaFD *);
53 extern e_RxStoreResponse qman_rejected_frame_callback(t_Handle, t_Handle,
54 t_Handle, uint32_t, t_DpaaFD *, t_QmRejectedFrameInfo *);
55
56 t_Handle qman_portal_setup(struct qman_softc *);
57
58 struct dpaa_portals_softc *qp_sc;
59
60 int
qman_portals_attach(device_t dev)61 qman_portals_attach(device_t dev)
62 {
63 struct dpaa_portals_softc *sc;
64
65 sc = qp_sc = device_get_softc(dev);
66
67 /* Map bman portal to physical address space */
68 if (law_enable(OCP85XX_TGTIF_QMAN, sc->sc_dp_pa, sc->sc_dp_size)) {
69 qman_portals_detach(dev);
70 return (ENXIO);
71 }
72 /* Set portal properties for XX_VirtToPhys() */
73 XX_PortalSetInfo(dev);
74
75 bus_attach_children(dev);
76 return (0);
77 }
78
79 int
qman_portals_detach(device_t dev)80 qman_portals_detach(device_t dev)
81 {
82 struct dpaa_portals_softc *sc;
83 int i;
84
85 qp_sc = NULL;
86 sc = device_get_softc(dev);
87
88 for (i = 0; i < ARRAY_SIZE(sc->sc_dp); i++) {
89 if (sc->sc_dp[i].dp_ph != NULL) {
90 thread_lock(curthread);
91 sched_bind(curthread, i);
92 thread_unlock(curthread);
93
94 QM_PORTAL_Free(sc->sc_dp[i].dp_ph);
95
96 thread_lock(curthread);
97 sched_unbind(curthread);
98 thread_unlock(curthread);
99 }
100
101 if (sc->sc_dp[i].dp_ires != NULL) {
102 XX_DeallocIntr((uintptr_t)sc->sc_dp[i].dp_ires);
103 bus_release_resource(dev, SYS_RES_IRQ,
104 sc->sc_dp[i].dp_irid, sc->sc_dp[i].dp_ires);
105 }
106 }
107 for (i = 0; i < ARRAY_SIZE(sc->sc_rres); i++) {
108 if (sc->sc_rres[i] != NULL)
109 bus_release_resource(dev, SYS_RES_MEMORY,
110 sc->sc_rrid[i],
111 sc->sc_rres[i]);
112 }
113
114 return (0);
115 }
116
117 t_Handle
qman_portal_setup(struct qman_softc * qsc)118 qman_portal_setup(struct qman_softc *qsc)
119 {
120 struct dpaa_portals_softc *sc;
121 t_QmPortalParam qpp;
122 unsigned int cpu;
123 uintptr_t p;
124 t_Handle portal;
125
126 /* Return NULL if we're not ready or while detach */
127 if (qp_sc == NULL)
128 return (NULL);
129
130 sc = qp_sc;
131
132 sched_pin();
133 portal = NULL;
134 cpu = PCPU_GET(cpuid);
135
136 /* Check if portal is ready */
137 while (atomic_cmpset_acq_ptr((uintptr_t *)&sc->sc_dp[cpu].dp_ph,
138 0, -1) == 0) {
139 p = atomic_load_acq_ptr((uintptr_t *)&sc->sc_dp[cpu].dp_ph);
140
141 /* Return if portal is already initialized */
142 if (p != 0 && p != -1) {
143 sched_unpin();
144 return ((t_Handle)p);
145 }
146
147 /* Not inititialized and "owned" by another thread */
148 sched_relinquish(curthread);
149 }
150
151 /* Map portal registers */
152 dpaa_portal_map_registers(sc);
153
154 /* Configure and initialize portal */
155 qpp.ceBaseAddress = rman_get_bushandle(sc->sc_rres[0]);
156 qpp.ciBaseAddress = rman_get_bushandle(sc->sc_rres[1]);
157 qpp.h_Qm = qsc->sc_qh;
158 qpp.swPortalId = cpu;
159 qpp.irq = (uintptr_t)sc->sc_dp[cpu].dp_ires;
160 qpp.fdLiodnOffset = 0;
161 qpp.f_DfltFrame = qman_received_frame_callback;
162 qpp.f_RejectedFrame = qman_rejected_frame_callback;
163 qpp.h_App = qsc;
164
165 portal = QM_PORTAL_Config(&qpp);
166 if (portal == NULL)
167 goto err;
168
169 if (QM_PORTAL_Init(portal) != E_OK)
170 goto err;
171
172 if (QM_PORTAL_AddPoolChannel(portal, QMAN_COMMON_POOL_CHANNEL) != E_OK)
173 goto err;
174
175 atomic_store_rel_ptr((uintptr_t *)&sc->sc_dp[cpu].dp_ph,
176 (uintptr_t)portal);
177 sched_unpin();
178
179 return (portal);
180
181 err:
182 if (portal != NULL)
183 QM_PORTAL_Free(portal);
184
185 atomic_store_rel_32((uint32_t *)&sc->sc_dp[cpu].dp_ph, 0);
186 sched_unpin();
187
188 return (NULL);
189 }
190