Searched hist:a6ea1142dee66f054a7ce51ebd053ef5ad976227 (Results 1 – 3 of 3) sorted by relevance
/linux/tools/perf/arch/x86/tests/ |
H A D | insn-x86-dat-src.c | diff a6ea1142dee66f054a7ce51ebd053ef5ad976227 Thu Dec 02 10:50:26 CET 2021 Adrian Hunter <adrian.hunter@intel.com> perf/tests: Add misc instructions to the x86 instruction decoder test
The x86 instruction decoder is used for both kernel instructions and user space instructions (e.g. uprobes, perf tools Intel PT), so it is good to update it with new instructions.
Add the following instructions to the x86 instruction decoder test:
User Interrupt
clui senduipi stui testui uiret
Prediction history reset
hreset
Serialize instruction execution
serialize
TSX suspend load address tracking
xresldtrk xsusldtrk
A subsequent patch adds the instructions to the instruction decoder.
Reference: Intel Architecture Instruction Set Extensions and Future Features Programming Reference May 2021 Document Number: 319433-044
Example:
$ perf test -v "x86 instruction decoder" |& grep -i hreset Failed to decode length (4 vs expected 6): f3 0f 3a f0 c0 00 hreset $0x0 Failed to decode length (4 vs expected 6): f3 0f 3a f0 c0 00 hreset $0x0
Signed-off-by: Adrian Hunter <adrian.hunter@intel.com> Signed-off-by: Borislav Petkov <bp@suse.de> Acked-by: Arnaldo Carvalho de Melo <acme@redhat.com> Acked-by: Masami Hiramatsu <mhiramat@kernel.org> Link: https://lore.kernel.org/r/20211202095029.2165714-4-adrian.hunter@intel.com
|
H A D | insn-x86-dat-32.c | diff a6ea1142dee66f054a7ce51ebd053ef5ad976227 Thu Dec 02 10:50:26 CET 2021 Adrian Hunter <adrian.hunter@intel.com> perf/tests: Add misc instructions to the x86 instruction decoder test
The x86 instruction decoder is used for both kernel instructions and user space instructions (e.g. uprobes, perf tools Intel PT), so it is good to update it with new instructions.
Add the following instructions to the x86 instruction decoder test:
User Interrupt
clui senduipi stui testui uiret
Prediction history reset
hreset
Serialize instruction execution
serialize
TSX suspend load address tracking
xresldtrk xsusldtrk
A subsequent patch adds the instructions to the instruction decoder.
Reference: Intel Architecture Instruction Set Extensions and Future Features Programming Reference May 2021 Document Number: 319433-044
Example:
$ perf test -v "x86 instruction decoder" |& grep -i hreset Failed to decode length (4 vs expected 6): f3 0f 3a f0 c0 00 hreset $0x0 Failed to decode length (4 vs expected 6): f3 0f 3a f0 c0 00 hreset $0x0
Signed-off-by: Adrian Hunter <adrian.hunter@intel.com> Signed-off-by: Borislav Petkov <bp@suse.de> Acked-by: Arnaldo Carvalho de Melo <acme@redhat.com> Acked-by: Masami Hiramatsu <mhiramat@kernel.org> Link: https://lore.kernel.org/r/20211202095029.2165714-4-adrian.hunter@intel.com
|
H A D | insn-x86-dat-64.c | diff a6ea1142dee66f054a7ce51ebd053ef5ad976227 Thu Dec 02 10:50:26 CET 2021 Adrian Hunter <adrian.hunter@intel.com> perf/tests: Add misc instructions to the x86 instruction decoder test
The x86 instruction decoder is used for both kernel instructions and user space instructions (e.g. uprobes, perf tools Intel PT), so it is good to update it with new instructions.
Add the following instructions to the x86 instruction decoder test:
User Interrupt
clui senduipi stui testui uiret
Prediction history reset
hreset
Serialize instruction execution
serialize
TSX suspend load address tracking
xresldtrk xsusldtrk
A subsequent patch adds the instructions to the instruction decoder.
Reference: Intel Architecture Instruction Set Extensions and Future Features Programming Reference May 2021 Document Number: 319433-044
Example:
$ perf test -v "x86 instruction decoder" |& grep -i hreset Failed to decode length (4 vs expected 6): f3 0f 3a f0 c0 00 hreset $0x0 Failed to decode length (4 vs expected 6): f3 0f 3a f0 c0 00 hreset $0x0
Signed-off-by: Adrian Hunter <adrian.hunter@intel.com> Signed-off-by: Borislav Petkov <bp@suse.de> Acked-by: Arnaldo Carvalho de Melo <acme@redhat.com> Acked-by: Masami Hiramatsu <mhiramat@kernel.org> Link: https://lore.kernel.org/r/20211202095029.2165714-4-adrian.hunter@intel.com
|