| /freebsd/sys/contrib/device-tree/src/arm/nvidia/ | 
| H A D | tegra124-apalis-emc.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 OR X113  * Copyright 2016-2019 Toradex AG
 7 #include <dt-bindings/clock/tegra124-car.h>
 11 		emc-timings-1 {
 12 			nvidia,ram-code = <1>;
 14 			timing-12750000 {
 15 				clock-frequency = <12750000>;
 16 				nvidia,parent-clock-frequency = <408000000>;
 18 				clock-names = "emc-parent";
 21 			timing-20400000 {
 [all …]
 
 | 
| H A D | tegra124-jetson-tk1-emc.dtsi | 1 // SPDX-License-Identifier: GPL-2.03 #include <dt-bindings/clock/tegra124-car.h>
 7 		emc-timings-3 {
 8 			nvidia,ram-code = <3>;
 10 			timing-12750000 {
 11 				clock-frequency = <12750000>;
 12 				nvidia,parent-clock-frequency = <408000000>;
 14 				clock-names = "emc-parent";
 17 			timing-20400000 {
 18 				clock-frequency = <20400000>;
 [all …]
 
 | 
| H A D | tegra124-nyan-blaze-emc.dtsi | 1 // SPDX-License-Identifier: GPL-2.03 #include <dt-bindings/clock/tegra124-car.h>
 7 		emc-timings-1 {
 8 			nvidia,ram-code = <1>;
 10 			timing-12750000 {
 11 				clock-frequency = <12750000>;
 12 				nvidia,parent-clock-frequency = <408000000>;
 14 				clock-names = "emc-parent";
 17 			timing-20400000 {
 18 				clock-frequency = <20400000>;
 [all …]
 
 | 
| H A D | tegra30-lg-p880.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include "tegra30-lg-x3.dtsi"
 7 	model = "LG Optimus 4X HD P880";
 16 		pinctrl-names = "default";
 17 		pinctrl-0 = <&state_default>;
 21 			host-wlan-wake {
 26 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 29 			/* GNSS UART-B pinmux */
 30 			uartb-rxd {
 [all …]
 
 | 
| H A D | tegra124-nyan-big-emc.dtsi | 1 // SPDX-License-Identifier: GPL-2.03 #include <dt-bindings/clock/tegra124-car.h>
 7 		emc-timings-1 {
 8 			nvidia,ram-code = <1>;
 10 			timing-12750000 {
 11 				clock-frequency = <12750000>;
 12 				nvidia,parent-clock-frequency = <408000000>;
 14 				clock-names = "emc-parent";
 17 			timing-20400000 {
 18 				clock-frequency = <20400000>;
 [all …]
 
 | 
| H A D | tegra30-asus-tf201.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include "tegra30-asus-transformer-common.dtsi"
 5 #include "tegra30-asus-lvds-display.dtsi"
 19 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 27 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 35 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 43 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 51 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 57 		/* Azurewave AW-NH615 BCM4329B1 */
 [all …]
 
 | 
| H A D | tegra30-pegatron-chagall.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include <dt-bindings/input/gpio-keys.h>
 5 #include <dt-bindings/input/input.h>
 6 #include <dt-bindings/thermal/thermal.h>
 9 #include "tegra30-cpu-op
 [all...]
 | 
| H A D | tegra30-asus-tf700t.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include "tegra30-asus-transformer-common.dtsi"
 20 						remote-endpoint = <&bridge_input>;
 21 						bus-width = <24>;
 36 				nvidia,enable-inpu
 [all...]
 | 
| H A D | tegra30-asus-tf300t.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include "tegra30-asus-transformer-common.dtsi"
 5 #include "tegra30-asus-lvds-display.dtsi"
 12 		tf300t-init-hog {
 13 			gpio-hog;
 15 			output-low;
 27 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 35 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 43 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 [all …]
 
 | 
| H A D | tegra30-asus-tf300tg.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include "tegra30-asus-transformer-common.dtsi"
 5 #include "tegra30-asus-lvds-display.dtsi"
 12 		tf300tg-init-hog {
 13 			gpio-hog;
 28 			output-low;
 39 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 47 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 55 				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
 [all …]
 
 | 
| H A D | tegra20-acer-a500-picasso.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include <dt-bindings/input/atmel-maxtouch.h>
 5 #include <dt-bindings/input/gpio-keys.h>
 6 #include <dt-bindings/input/input.h>
 7 #include <dt-binding
 [all...]
 | 
| H A D | tegra30-ouya.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include <dt-bindings/input/gpio-keys.h>
 5 #include <dt-bindings/input/input.h>
 6 #include <dt-bindings/thermal/thermal.h>
 9 #include "tegra30-cpu-op
 [all...]
 | 
| H A D | tegra20-asus-tf101.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include <dt-bindings/input/atmel-maxtouch.h>
 5 #include <dt-bindings/input/gpio-keys.h>
 6 #include <dt-bindings/input/input.h>
 7 #include <dt-binding
 [all...]
 | 
| H A D | tegra20-colibri.dtsi | 1 // SPDX-License-Identifier: GPL-2.022 			nvidia,ddc-i2c-bus = <&hdmi_ddc>;
 23 			nvidia,hpd-gpio =
 25 			pll-supply = <®_1v8_avdd_hdmi_pll>;
 26 			vdd-supply = <®_3v3_avdd_hdmi>;
 31 		lan-reset-n-hog {
 32 			gpio-hog;
 33 			gpios = <TEGRA_GPIO(V, 4) GPIO_ACTIVE_HIGH>;
 34 			output-high;
 35 			line-name = "LAN_RESET#";
 [all …]
 
 | 
| H A D | tegra20-paz00.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include <dt-bindings/input/input.h>
 5 #include <dt-bindings/thermal/thermal.h>
 8 #include "tegra20-cpu-opp.dtsi"
 9 #include "tegra20-cpu-opp-microvolt.dtsi"
 25 		stdout-path = "serial0:115200n8";
 44 			vdd-supply = <&hdmi_vdd_reg>;
 45 			pll-supply = <&hdmi_pll_reg>;
 47 			nvidia,ddc-i2c-bus = <&hdmi_ddc>;
 [all …]
 
 | 
| H A D | tegra20-seaboard.dts | 1 // SPDX-License-Identifier: GPL-2.02 /dts-v1/;
 4 #include <dt-bindings/input/input.h>
 18 		stdout-path = "serial0:115200n8";
 37 			vdd-supply = <&hdmi_vdd_reg>;
 38 			pll-supply = <&hdmi_pll_reg>;
 39 			hdmi-supply = <&vdd_hdmi>;
 41 			nvidia,ddc-i2
 [all...]
 | 
| H A D | tegra124.dtsi | 1 // SPDX-License-Identifier: GPL-2.02 #include <dt-bindings/clock/tegra124-car.h>
 3 #include <dt-bindings/gpio/tegra-gpio.h>
 4 #include <dt-bindings/memory/tegra124-mc.h>
 5 #include <dt-binding
 665 emc: external-memory-controller@7001b000 { global()  label
 [all...]
 | 
| /freebsd/sys/contrib/device-tree/Bindings/memory-controllers/ | 
| H A D | nvidia,tegra124-emc.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)3 ---
 4 $id: http://devicetree.org/schemas/memory-controllers/nvidia,tegra124-emc.yaml#
 5 $schema: http://devicetree.org/meta-schemas/core.yaml#
 10   - Thierry Reding <thierry.reding@gmail.com>
 11   - Jon Hunter <jonathanh@nvidia.com>
 14   The EMC interfaces with the off-chip SDRAM to service the request stream
 19     const: nvidia,tegra124-emc
 26       - description: external memory clock
 28   clock-names:
 [all …]
 
 | 
| H A D | nvidia,tegra30-emc.yaml | 1 # SPDX-License-Identifier: (GPL-2.0)3 ---
 4 $id: http://devicetree.org/schemas/memory-controllers/nvidia,tegra30-emc.yaml#
 5 $schema: http://devicetree.org/meta-schemas/core.yaml#
 10   - Dmitry Osipenko <digetx@gmail.com>
 11   - Jon Hunter <jonathanh@nvidia.com>
 12   - Thierry Reding <thierry.reding@gmail.com>
 15   The EMC interfaces with the off-chip SDRAM to service the request stream
 16   sent from Memory Controller. The EMC also has various performance-affecting
 18   settings. Tegra30 EMC supports multiple JEDEC standard protocols: LPDDR2,
 [all …]
 
 | 
| /freebsd/sys/contrib/device-tree/src/arm/nxp/lpc/ | 
| H A D | lpc4357-ea4357-devkit.dts | 9  * Released under the terms of 3-clause BSD License13 /dts-v1/;
 18 #include "dt-bindings/input/input.h"
 19 #include "dt-bindings/gpio/gpio.h"
 23 	compatible = "ea,lpc4357-developers-kit", "nxp,lpc4357", "nxp,lpc4350";
 33 		stdout-path = &uart0;
 42 		compatible = "regulator-fixed";
 43 		regulator-name = "3v3-supply";
 44 		regulator-min-microvolt = <3300000>;
 45 		regulator-max-microvolt = <3300000>;
 [all …]
 
 | 
| H A D | lpc4350-hitex-eval.dts | 9  * Released under the terms of 3-clause BSD License13 /dts-v1/;
 18 #include "dt-bindings/input/input.h"
 19 #include "dt-bindings/gpio/gpio.h"
 23 	compatible = "hitex,lpc4350-eval-board", "nxp,lpc4350";
 33 		stdout-path = &uart0;
 42 		compatible = "gpio-keys-polled";
 43 		poll-interval = <100>;
 97 		compatible = "gpio-leds";
 102 			linux,default-trigger = "heartbeat";
 [all …]
 
 | 
| H A D | lpc4357-myd-lpc4357.dts | 1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)3  * MYIR Tech MYD-LPC4357 Development Board with 800x480 7" TFT panel
 5  * Copyright (C) 2016-2018 Vladimir Zapolskiy <vz@mleia.com>
 8 /dts-v1/;
 13 #include <dt-bindings/gpio/gpio.h>
 17 	compatible = "myir,myd-lpc4357", "nxp,lpc4357";
 20 		stdout-path = "serial3:115200n8";
 29 		compatible = "gpio-leds";
 30 		pinctrl-names = "default";
 31 		pinctrl-0 = <&led_pins>;
 [all …]
 
 | 
| /freebsd/sys/contrib/device-tree/Bindings/arm/tegra/ | 
| H A D | nvidia,tegra186-pmc.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)3 ---
 4 $id: http://devicetree.org/schemas/arm/tegra/nvidia,tegra186-pmc.yaml#
 5 $schema: http://devicetree.org/meta-schemas/core.yaml#
 10   - Thierry Reding <thierry.reding@gmail.com>
 11   - Jon Hunter <jonathanh@nvidia.com>
 16       - nvidia,tegra186-pmc
 17       - nvidia,tegra194-pmc
 18       - nvidia,tegra234-pmc
 21     minItems: 4
 [all …]
 
 | 
| /freebsd/tools/tools/ioat/ | 
| H A D | ioatcontrol.8 | 1 .\" Copyright (c) 2015 EMC / Isilon Storage Division31 .Xr ioat 4
 46 .Ar [ chain-len
 61 .Xr ioat 4
 64 .Bl -tag -width Ds
 71 Test non-contiguous 8k copy.
 93 The arguments in "raw" mode are:
 94 .Bl -tag -width Ds
 137 In raw mode, the default is 4 KB.
 140 .Ar chain-len
 [all …]
 
 | 
| /freebsd/tools/test/stress2/misc/ | 
| H A D | ext2fs3.sh | 4 # Copyright (c) 2017 Dell EMC Isilon29 # ext2fs(4) test scenario with a 1k block size
 31 # "Fatal trap 12: page fault while in kernel mode" seen.
 33 [ `id -u ` -ne 0 ] && echo "Must be root!" && exit 1
 34 [ -r /usr/src/tools/regression/fsx/fsx.c ] || exit 0
 39 [ -z "`type mke2fs 2>/dev/null`" ] &&
 45 cc -o fsx -Wall -Wextr
 [all...]
 |