Home
last modified time | relevance | path

Searched +full:clocking +full:- +full:wizard (Results 1 – 3 of 3) sorted by relevance

/linux/Documentation/devicetree/bindings/clock/
H A Dxlnx,clocking-wizard.yaml1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
3 ---
4 $id: http://devicetree.org/schemas/clock/xlnx,clocking-wizard.yaml#
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
7 title: Xilinx clocking wizard
10 - Shubhrajyoti Datta <shubhrajyoti.datta@amd.com>
13 The clocking wizard is a soft ip clocking block of Xilinx versal. It
20 - xlnx,clocking-wizard
21 - xlnx,clocking-wizard-v5.2
22 - xlnx,clocking-wizard-v6.0
[all …]
/linux/drivers/clk/xilinx/
H A DKconfig1 # SPDX-License-Identifier: GPL-2.0
21 tristate "Xilinx Clocking Wizard"
25 Support for the Xilinx Clocking Wizard IP core clock generator.
26 Adds support for clocking wizard and compatible.
27 This driver supports the Xilinx clocking wizard programmable clock
H A Dclk-xlnx-clock-wizard.c1 // SPDX-License-Identifier: GPL-2.0
3 * Xilinx 'Clocking Wizard' driver
5 * Copyright (C) 2013 - 2021 Xilinx
14 #include <linux/clk-provider.h>
85 /* Divider limits, from UG572 Table 3-4 for Ultrascale+ */
109 #define div_mask(width) ((1 << (width)) - 1)
122 * struct clk_wzrd - Clock wizard private data structure
147 * struct clk_wzrd_divider - clock divider specific to clk_wzrd
149 * @hw: handle between common and hardware-specific interfaces
195 void __iomem *div_addr = divider->base + divider->offset; in clk_wzrd_recalc_rate_ver()
[all …]