| /linux/Documentation/devicetree/bindings/clock/ | 
| H A D | samsung,s5pv210-clock.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/clock/samsung,s5pv210-clock.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Samsung S5P6442/S5PC110/S5PV210 SoC clock controller 10   - Chanwoo Choi <cw00.choi@samsung.com> 11   - Krzysztof Kozlowski <krzk@kernel.org> 12   - Sylwester Nawrocki <s.nawrocki@samsung.com> 13   - Tomasz Figa <tomasz.figa@gmail.com> 16   Expected external clocks, defined in DTS as fixed-rate clocks with a matching [all …] 
 | 
| H A D | samsung,exynos-ext-clock.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/clock/samsung,exynos-ext-clock.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Samsung SoC external/osc/XXTI/XusbXTI clock 10   - Chanwoo Choi <cw00.choi@samsung.com> 11   - Krzysztof Kozlowski <krzk@kernel.org> 12   - Sylwester Nawrocki <s.nawrocki@samsung.com> 13   - Tomasz Figa <tomasz.figa@gmail.com> 16   Samsung SoCs require an external clock supplied through XXTI or XusbXTI pins. [all …] 
 | 
| H A D | samsung,s5pv210-audss-clock.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/clock/samsung,s5pv210-audss-clock.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Samsung S5Pv210 SoC Audio SubSystem clock controller 10   - Chanwoo Choi <cw00.choi@samsung.com> 11   - Krzysztof Kozlowski <krzk@kernel.org> 12   - Sylwester Nawrocki <s.nawrocki@samsung.com> 13   - Tomasz Figa <tomasz.figa@gmail.com> 17   include/dt-bindings/clock/s5pv210-audss.h header. [all …] 
 | 
| H A D | samsung,exynos5410-clock.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/clock/samsung,exynos5410-clock.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Samsung Exynos5410 SoC clock controller 10   - Chanwoo Choi <cw00.choi@samsung.com> 11   - Krzysztof Kozlowski <krzk@kernel.org> 12   - Sylwester Nawrocki <s.nawrocki@samsung.com> 13   - Tomasz Figa <tomasz.figa@gmail.com> 16   Expected external clocks, defined in DTS as fixed-rate clocks with a matching [all …] 
 | 
| H A D | samsung,exynos5433-clock.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/clock/samsung,exynos5433-clock.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Samsung Exynos5433 SoC clock controller 10   - Chanwoo Choi <cw00.choi@samsung.com> 11   - Krzysztof Kozlowski <krzk@kernel.org> 12   - Sylwester Nawrocki <s.nawrocki@samsung.com> 13   - Tomasz Figa <tomasz.figa@gmail.com> 16   Expected external clocks, defined in DTS as fixed-rate clocks with a matching [all …] 
 | 
| H A D | samsung,exynos7-clock.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/clock/samsung,exynos7-clock.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Samsung Exynos7 SoC clock controller 10   - Chanwoo Choi <cw00.choi@samsung.com> 11   - Krzysztof Kozlowski <krzk@kernel.org> 12   - Sylwester Nawrocki <s.nawrocki@samsung.com> 13   - Tomasz Figa <tomasz.figa@gmail.com> 16   Expected external clocks, defined in DTS as fixed-rate clocks with a matching [all …] 
 | 
| H A D | samsung,exynos5260-clock.yaml | 1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 3 --- 4 $id: http://devicetree.org/schemas/clock/samsung,exynos5260-clock.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 7 title: Samsung Exynos5260 SoC clock controller 10   - Chanwoo Choi <cw00.choi@samsung.com> 11   - Krzysztof Kozlowski <krzk@kernel.org> 12   - Sylwester Nawrocki <s.nawrocki@samsung.com> 13   - Tomasz Figa <tomasz.figa@gmail.com> 16   Expected external clocks, defined in DTS as fixed-rate clocks with a matching [all …] 
 | 
| /linux/arch/arm/boot/dts/samsung/ | 
| H A D | s5pv210.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 5  * Copyright (c) 2013-2014 Samsung Electronics, Co. Ltd. 19 #include <dt-bindings/clock/s5pv210.h> 20 #include <dt-bindings/clock/s5pv210-audss.h> 23 	#address-cells = <1>; 24 	#size-cells = <1>; 45 		#address-cells = <1>; 46 		#size-cells = <0>; 50 			compatible = "arm,cortex-a8"; 55 	xxti: oscillator-0 {  label [all …] 
 | 
| H A D | exynos4412-tiny4412.dts | 1 // SPDX-License-Identifier: GPL-2.0 11 /dts-v1/; 13 #include <dt-bindings/gpio/gpio.h> 14 #include <dt-bindings/leds/common.h> 25 		stdout-path = &serial_0; 34 		compatible = "gpio-leds"; 40 			default-state = "off"; 41 			linux,default-trigger = "heartbeat"; 47 			default-state = "off"; 53 			default-state = "off"; [all …] 
 | 
| H A D | exynos4412-smdk4412.dts | 1 // SPDX-License-Identifier: GPL-2.0 5  * Copyright (c) 2012-2013 Samsung Electronics Co., Ltd. 12 /dts-v1/; 14 #include "exynos-mfc-reserved-memory.dtsi" 31 		stdout-path = "serial1:115200n8"; 34 	fixed-rate-clocks { 35 		xxti { 36 			compatible = "samsung,clock-xxti"; 37 			clock-frequency = <0>; 41 			compatible = "samsung,clock-xusbxti"; [all …] 
 | 
| H A D | exynos4210-smdkv310.dts | 1 // SPDX-License-Identifier: GPL-2.0 5  * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd. 7  * Copyright (c) 2010-2011 Linaro Ltd. 14 /dts-v1/; 16 #include <dt-bindings/gpio/gpio.h> 17 #include "exynos-mfc-reserved-memory.dtsi" 34 		stdout-path = "serial1:115200n8"; 37 	fixed-rate-clocks { 38 		xxti { 39 			compatible = "samsung,clock-xxti"; [all …] 
 | 
| H A D | exynos4210-origen.dts | 1 // SPDX-License-Identifier: GPL-2.0 5  * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd. 7  * Copyright (c) 2010-2011 Linaro Ltd. 14 /dts-v1/; 16 #include <dt-bindings/gpio/gpio.h> 17 #include <dt-bindings/input/input.h> 18 #include <dt-bindings/leds/common.h> 19 #include "exynos-mfc-reserved-memory.dtsi" 40 		stdout-path = "serial2:115200n8"; 43 	mmc_reg: voltage-regulator { [all …] 
 | 
| H A D | exynos5260-xyref5260.dts | 1 // SPDX-License-Identifier: GPL-2.0 9 /dts-v1/; 27 		stdout-path = "serial2:115200n8"; 30 	fin_pll: xxti { 31 		compatible = "fixed-clock"; 32 		clock-frequency = <24000000>; 33 		clock-output-names = "fin_pll"; 34 		#clock-cells = <0>; 37 	ioclk_pcm: clock-pcm-ext { 38 		compatible = "fixed-clock"; [all …] 
 | 
| H A D | exynos4412-odroid-common.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 3  * Common definition for Hardkernel's Exynos4412 based ODROID-X/X2/U2/U3 boards 7 #include <dt-bindings/sound/samsung-i2s.h> 8 #include <dt-bindings/input/input.h> 9 #include <dt-bindings/clock/maxim,max77686.h> 11 #include "exynos4412-ppmu-common.dtsi" 12 #include <dt-bindings/gpio/gpio.h> 13 #include "exynos-mfc-reserved-memory.dtsi" 22 		stdout-path = &serial_1; 26 		compatible = "samsung,secure-firmware"; [all …] 
 | 
| H A D | exynos5410-smdk5410.dts | 1 // SPDX-License-Identifier: GPL-2.0 9 /dts-v1/; 11 #include <dt-bindings/interrupt-controller/irq.h> 27 		stdout-path = "serial2:115200n8"; 30 	fin_pll: xxti { 31 		compatible = "fixed-clock"; 32 		clock-frequency = <24000000>; 33 		clock-output-names = "fin_pll"; 34 		#clock-cells = <0>; 37 	pmic_ap_clk: pmic-ap-clk { [all …] 
 | 
| H A D | exynos4210-trats.dts | 1 // SPDX-License-Identifier: GPL-2.0 12 /dts-v1/; 14 #include <dt-bindings/gpio/gpio.h> 19 	chassis-type = "handset"; 37 		stdout-path = "serial2:115200n8"; 40 	vemmc_reg: regulator-0 { 41 		compatible = "regulator-fixed"; 42 		regulator-name = "VMEM_VDD_2.8V"; 43 		regulator-min-microvolt = <2800000>; 44 		regulator-max-microvolt = <2800000>; [all …] 
 | 
| H A D | exynos4412-itop-scp-core.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 13 #include <dt-bindings/clock/samsung,s2mps11.h> 14 #include <dt-bindings/gpio/gpio.h> 15 #include <dt-bindings/input/input.h> 17 #include "exynos4412-ppmu-common.dtsi" 18 #include "exynos-mfc-reserved-memory.dtsi" 31 		compatible = "samsung,secure-firmware"; 35 	fixed-rate-clocks { 36 		xxti { 37 			compatible = "samsung,clock-xxti"; [all …] 
 | 
| H A D | exynos4412-origen.dts | 1 // SPDX-License-Identifier: GPL-2.0 5  * Copyright (c) 2012-2013 Samsung Electronics Co., Ltd. 12 /dts-v1/; 14 #include <dt-bindings/clock/samsung,s2mps11.h> 15 #include <dt-bindings/gpio/gpio.h> 16 #include <dt-bindings/input/input.h> 17 #include "exynos-mfc-reserved-memory.dtsi" 34 		stdout-path = "serial2:115200n8"; 38 		compatible = "samsung,secure-firmware"; 42 	mmc_reg: regulator-0 { [all …] 
 | 
| H A D | exynos4210-universal_c210.dts | 1 // SPDX-License-Identifier: GPL-2.0 5  * Copyright (c) 2012-2013 Samsung Electronics Co., Ltd. 12 /dts-v1/; 14 #include <dt-bindings/gpio/gpio.h> 19 	chassis-type = "handset"; 35 		stdout-path = "serial2:115200n8"; 39 	fixed-rate-clocks { 40 		xxti { 41 			compatible = "samsung,clock-xxti"; 42 			clock-frequency = <0>; [all …] 
 | 
| H A D | exynos5250-arndale.dts | 1 // SPDX-License-Identifier: GPL-2.0 9 /dts-v1/; 10 #include <dt-bindings/gpio/gpio.h> 11 #include <dt-bindings/interrupt-controller/irq.h> 12 #include <dt-bindings/input/input.h> 13 #include <dt-bindings/clock/samsung,s2mps11.h> 14 #include <dt-bindings/sound/samsung-i2s.h> 32 		stdout-path = "serial2:115200n8"; 35 	gpio-keys { 36 		compatible = "gpio-keys"; [all …] 
 | 
| H A D | exynos5250-spring.dts | 1 // SPDX-License-Identifier: GPL-2.0 9 /dts-v1/; 10 #include <dt-bindings/clock/samsung,s2mps11.h> 11 #include <dt-bindings/gpio/gpio.h> 12 #include <dt-bindings/interrupt-controller/irq.h> 13 #include <dt-bindings/input/input.h> 19 	chassis-type = "laptop"; 33 		stdout-path = "serial3:115200n8"; 36 	gpio-keys { 37 		compatible = "gpio-keys"; [all …] 
 | 
| H A D | exynos5250-snow-common.dtsi | 1 // SPDX-License-Identifier: GPL-2.0 8 #include <dt-bindings/gpio/gpio.h> 9 #include <dt-bindings/clock/maxim,max77686.h> 10 #include <dt-bindings/interrupt-controller/irq.h> 11 #include <dt-bindings/input/input.h> 12 #include <dt-bindings/sound/samsung-i2s.h> 30 		stdout-path = "serial3:115200n8"; 33 	gpio-keys { 34 		compatible = "gpio-keys"; 35 		pinctrl-names = "default"; [all …] 
 | 
| H A D | exynos4210-i9100.dts | 1 // SPDX-License-Identifier: GPL-2.0 3  * Samsung's Exynos4210 based Galaxy S2 (GT-I9100 version) device tree 11 /dts-v1/; 13 #include "exynos4412-ppmu-common.dtsi" 15 #include <dt-bindings/gpio/gpio.h> 16 #include <dt-bindings/input/linux-event-codes.h> 19 	model = "Samsung Galaxy S2 (GT-I9100)"; 21 	chassis-type = "handset"; 35 		stdout-path = "serial2:115200n8"; 38 	vemmc_reg: regulator-0 { [all …] 
 | 
| /linux/drivers/clk/samsung/ | 
| H A D | clk-exynos4.c | 1 // SPDX-License-Identifier: GPL-2.0-only 7  * Common Clock Framework support for all Exynos4 SoCs. 10 #include <dt-bindings/clock/exynos4.h> 12 #include <linux/clk-provider.h> 19 #include "clk-cpu.h" 21 /* Exynos4 clock controller register offsets */ 138 /* NOTE: Must be equal to the last clock ID increased by one */ 282 /* list of all parent clock list */ 299 /* Exynos 4210-specific parent groups */ 303 PNAME(group1_p4210)	= { "xxti", "xusbxti", "sclk_hdmi24m", [all …] 
 | 
| /linux/Documentation/devicetree/bindings/display/samsung/ | 
| H A D | samsung,exynos-hdmi.yaml | 1 # SPDX-License-Identifier: GPL-2.0-only 3 --- 4 $id: http://devicetree.org/schemas/display/samsung/samsung,exynos-hdmi.yaml# 5 $schema: http://devicetree.org/meta-schemas/core.yaml# 10   - Inki Dae <inki.dae@samsung.com> 11   - Seung-Woo Kim <sw0312.kim@samsung.com> 12   - Kyungmin Park <kyungmin.park@samsung.com> 13   - Krzysztof Kozlowski <krzk@kernel.org> 18       - samsung,exynos4210-hdmi 19       - samsung,exynos4212-hdmi [all …] 
 |