Searched +full:bcm11351 +full:- +full:cpu +full:- +full:method (Results 1 – 4 of 4) sorted by relevance
1 // SPDX-License-Identifier: GPL-2.0-only2 // Copyright (C) 2012-2013 Broadcom Corporation4 #include <dt-bindings/clock/bcm281xx.h>5 #include <dt-bindings/interrupt-controller/arm-gic.h>6 #include <dt-bindings/interrupt-controller/irq.h>9 #address-cells = <1>;10 #size-cells = <1>;11 model = "BCM11351 SoC";12 compatible = "brcm,bcm11351";13 interrupt-parent = <&gic>;[all …]
1 // SPDX-License-Identifier: GPL-2.0-only4 #include "bcm2166x-common.dtsi"7 interrupt-parent = <&gic>;10 #address-cells = <1>;11 #size-cells = <0>;13 cpu0: cpu@0 {14 device_type = "cpu";15 compatible = "arm,cortex-a9";19 cpu1: cpu@1 {20 device_type = "cpu";[all …]
1 # SPDX-License-Identifier: GPL-2.03 ---5 $schema: http://devicetree.org/meta-schemas/core.yaml#10 - Lorenzo Pieralisi <lorenzo.pieralisi@arm.com>14 the "cpus" node, which in turn contains a number of subnodes (ie "cpu")15 defining properties for every cpu.17 Bindings for CPU nodes follow the Devicetree Specification, available from:21 with updates for 32-bit and 64-bit ARM systems provided in this document.30 - square brackets define bitfields, eg reg[7:0] value of the bitfield in34 cpus and cpu node bindings definition[all …]
1 // SPDX-License-Identifier: GPL-2.03 * Copyright (C) 2014-2015 Broadcom Corporation12 #include <linux/irqchip/irq-bcm2836.h>34 #define OF_SECONDARY_BOOT "secondary-boot-reg"54 return -ENXIO; in scu_a9_enable()61 return -ENOENT; in scu_a9_enable()68 return -ENOMEM; in scu_a9_enable()78 static u32 secondary_boot_addr_for(unsigned int cpu) in secondary_boot_addr_for() argument81 struct device_node *cpu_node = of_get_cpu_node(cpu, NULL); in secondary_boot_addr_for()84 pr_err("Failed to find device tree node for CPU%u\n", cpu); in secondary_boot_addr_for()[all …]