Home
last modified time | relevance | path

Searched full:rstgen (Results 1 – 8 of 8) sorted by relevance

/freebsd/sys/contrib/device-tree/src/riscv/starfive/
H A Djh7100.dtsi220 resets = <&rstgen JH7100_RSTN_GMAC_AHB>;
250 rstgen: reset-controller@11840000 { label
267 resets = <&rstgen JH7100_RSTN_I2C0_APB>;
280 resets = <&rstgen JH7100_RSTN_I2C1_APB>;
293 resets = <&rstgen JH7100_RSTN_GPIO_APB>;
307 resets = <&rstgen JH7100_RSTN_UART2_APB>;
320 resets = <&rstgen JH7100_RSTN_UART3_APB>;
333 resets = <&rstgen JH7100_RSTN_I2C2_APB>;
346 resets = <&rstgen JH7100_RSTN_I2C3_APB>;
359 resets = <&rstgen JH7100_RSTN_WDTIMER_APB>,
[all …]
/freebsd/sys/contrib/device-tree/src/riscv/sophgo/
H A Dsg2042.dtsi60 resets = <&rstgen RST_I2C0>;
73 resets = <&rstgen RST_I2C1>;
86 resets = <&rstgen RST_I2C2>;
99 resets = <&rstgen RST_I2C3>;
175 resets = <&rstgen RST_PWM>;
526 rstgen: reset-controller@7030013000 { label
542 resets = <&rstgen RST_UART0>;
555 resets = <&rstgen RST_SPI0>;
568 resets = <&rstgen RST_SPI1>;
583 resets = <&rstgen RST_ETH0>;
/freebsd/sys/contrib/device-tree/Bindings/hwmon/
H A Dstarfive,jh71x0-temp.yaml67 resets = <&rstgen JH7100_RSTN_TEMP_SENSE>,
68 <&rstgen JH7100_RSTN_TEMP_APB>;
/freebsd/sys/contrib/device-tree/Bindings/clock/
H A Dnvidia,tegra20-car.yaml15 Tegra's clocks, and setting their rates. It comprises CLKGEN and RSTGEN units.
25 RSTGEN provides the registers needed to control resetting of each block in
H A Dnvidia,tegra124-car.yaml15 Tegra's clocks, and setting their rates. It comprises CLKGEN and RSTGEN units.
25 RSTGEN provides the registers needed to control resetting of each block in
/freebsd/sys/contrib/device-tree/Bindings/reset/
H A Dsophgo,sg2042-reset.yaml38 rstgen: reset-controller@c00 {
/freebsd/sys/contrib/device-tree/Bindings/pwm/
H A Dopencores,pwm.yaml54 resets = <&rstgen 109>;
H A Dsophgo,sg2042-pwm.yaml59 resets = <&rstgen RST_PWM>;