Home
last modified time | relevance | path

Searched full:phy0 (Results 1 – 25 of 415) sorted by relevance

12345678910>>...17

/linux/Documentation/devicetree/bindings/usb/
H A Damlogic,meson-g12a-usb-ctrl.yaml113 - const: usb2-phy0 # USB2 PHY0 if USBHOST_A port is used
115 - const: usb3-phy0 # USB3 PHY if USB3_0 is used
132 - const: usb2-phy0 # USB2 PHY0 if USBHOST_A port is used
152 - const: usb2-phy0 # USB2 PHY0 if USBHOST_A port is used
214 phy-names = "usb2-phy0", "usb2-phy1", "usb3-phy0";
/linux/drivers/phy/allwinner/
H A Dphy-sun4i-usb.c80 /* A83T specific control bits for PHY0 */
129 /* phy0 / otg related variables */
471 /* For phy0 only turn on Vbus if we don't have an ext. Vbus */ in sun4i_usb_phy_power_on()
503 * phy0 vbus typically slowly discharges, sometimes this causes the in sun4i_usb_phy_power_off()
574 /* Host mode. Route phy0 to EHCI/OHCI */ in sun4i_usb_phy0_reroute()
577 /* Peripheral mode. Route phy0 to MUSB */ in sun4i_usb_phy0_reroute()
587 struct phy *phy0 = data->phys[0].phy; in sun4i_usb_phy0_id_vbus_det_scan() local
592 if (!phy0) in sun4i_usb_phy0_id_vbus_det_scan()
595 phy = phy_get_drvdata(phy0); in sun4i_usb_phy0_id_vbus_det_scan()
599 mutex_lock(&phy0->mutex); in sun4i_usb_phy0_id_vbus_det_scan()
[all …]
/linux/arch/arm64/boot/dts/broadcom/stingray/
H A Dstingray-usb.dtsi29 phy-names = "phy0", "phy1";
39 phy-names = "phy0", "phy1";
63 phy-names = "phy0", "phy1", "phy2";
73 phy-names = "phy0";
/linux/Documentation/devicetree/bindings/clock/
H A Dqcom,sm8450-dispcc.yaml30 - description: Byte clock from DSI PHY0
31 - description: Pixel clock from DSI PHY0
34 - description: Link clock from DP PHY0
35 - description: VCO DIV clock from DP PHY0
H A Dqcom,sm8550-dispcc.yaml35 - description: Byte clock from DSI PHY0
36 - description: Pixel clock from DSI PHY0
39 - description: Link clock from DP PHY0
40 - description: VCO DIV clock from DP PHY0
H A Dqcom,sm6115-dispcc.yaml27 - description: Byte clock from DSI PHY0
28 - description: Pixel clock from DSI PHY0
H A Dqcom,gcc-msm8953.yaml27 - description: Byte clock from DSI PHY0
28 - description: Pixel clock from DSI PHY0
H A Dqcom,sm4450-dispcc.yaml32 - description: Byte clock from DSI PHY0
33 - description: Pixel clock from DSI PHY0
/linux/Documentation/devicetree/bindings/net/
H A Dqcom-emac.txt48 phy-handle = <&phy0>;
52 phy0: ethernet-phy@0 {
97 phy-handle = <&phy0>;
101 phy0: ethernet-phy@4 {
/linux/arch/riscv/boot/dts/microchip/
H A Dmpfs-polarberry.dts34 * phy0 is connected to mac0, but the port itself is on the (optional) carrier
39 phy-handle = <&phy0>;
52 phy0: ethernet-phy@4 { label
/linux/arch/arm64/boot/dts/freescale/
H A Dfsl-ls1028a-kontron-sl28-var1.dts28 phy0: ethernet-phy@4 { label
51 /* Delete the phy-handle to the old phy0 label */
56 phy-handle = <&phy0>;
/linux/drivers/phy/nuvoton/
H A Dphy-ma35d1-usb2.c45 * USB PHY0 is in operation mode already in ma35_usb_phy_power_on()
55 * reset USB PHY0. in ma35_usb_phy_power_on()
56 * wait until USB PHY0 60 MHz UTMI Interface Clock ready in ma35_usb_phy_power_on()
61 /* make USB PHY0 enter operation mode */ in ma35_usb_phy_power_on()
/linux/drivers/staging/media/max96712/
H A Dmax96712.c133 /* Configure a 3-lane C-PHY using PHY0 and PHY1. */ in max96712_mipi_configure()
140 /* Configure a 4-lane D-PHY using PHY0 and PHY1. */ in max96712_mipi_configure()
144 /* Configure lane mapping for PHY0 and PHY1. */ in max96712_mipi_configure()
148 /* Configure lane polarity for PHY0 and PHY1. */ in max96712_mipi_configure()
154 /* Set link frequency for PHY0 and PHY1. */ in max96712_mipi_configure()
160 /* Enable PHY0 and PHY1 */ in max96712_mipi_configure()
/linux/arch/arm64/boot/dts/marvell/
H A Darmada-8040-mcbin.dts20 phy0: ethernet-phy@0 { label
36 phy = <&phy0>;
H A Dcn9130-db-comexpress.dtsi49 phy = <&phy0>;
60 phy0: ethernet-phy@0 { label
/linux/arch/arm/boot/dts/rockchip/
H A Drk3036-evb.dts18 phy = <&phy0>;
29 phy0: ethernet-phy@0 { label
/linux/arch/arm64/boot/dts/toshiba/
H A Dtmpv7708-visrobo-vrb.dts43 phy-handle = <&phy0>;
50 phy0: ethernet-phy@1 { label
H A Dtmpv7708-rm-mbrc.dts43 phy-handle = <&phy0>;
50 phy0: ethernet-phy@1 { label
/linux/arch/arm/boot/dts/st/
H A Dstm32mp151a-prtt1a.dts16 phy-handle = <&phy0>;
21 phy0: ethernet-phy@0 { label
H A Dstm32mp151a-prtt1s.dts16 phy-handle = <&phy0>;
51 phy0: ethernet-phy@0 { label
/linux/arch/arm64/boot/dts/renesas/
H A Dcat875.dtsi20 phy-handle = <&phy0>;
24 phy0: ethernet-phy@0 { label
H A Dhihope-rzg2-ex.dtsi21 phy-handle = <&phy0>;
26 phy0: ethernet-phy@0 { label
/linux/Documentation/devicetree/bindings/phy/
H A Dnvidia,tegra20-usb-phy.yaml32 PHY0 and PHY2 share power and ground, PHY0 contains shared registers.
33 PHY0 and PHY2 must specify two register sets, where the first set is
34 PHY own registers and the second set is the PHY0 registers.
/linux/arch/powerpc/boot/dts/
H A Dcm5200.dts51 phy-handle = <&phy0>;
55 phy0: ethernet-phy@0 { label
/linux/arch/arm/boot/dts/intel/ixp/
H A Dintel-ixp42x-ixdp425.dts47 phy-handle = <&phy0>;
53 phy0: ethernet-phy@0 { label

12345678910>>...17