/linux/drivers/gpu/drm/msm/registers/adreno/ |
H A D | a2xx.xml | 10 <enum name="a2xx_rb_dither_type"> 11 <value name="DITHER_PIXEL" value="0"/> 12 <value name="DITHER_SUBPIXEL" value="1"/> 15 <enum name="a2xx_colorformatx"> 16 <value name="COLORX_4_4_4_4" value="0"/> 17 <value name="COLORX_1_5_5_5" value="1"/> 18 <value name="COLORX_5_6_5" value="2"/> 19 <value name="COLORX_8" value="3"/> 20 <value name="COLORX_8_8" value="4"/> 21 <value name="COLORX_8_8_8_8" value="5"/> [all …]
|
H A D | a5xx.xml | 9 <enum name="a5xx_color_fmt"> 10 <value value="0x02" name="RB5_A8_UNORM"/> 11 <value value="0x03" name="RB5_R8_UNORM"/> 12 <value value="0x04" name="RB5_R8_SNORM"/> 13 <value value="0x05" name="RB5_R8_UINT"/> 14 <value value="0x06" name="RB5_R8_SINT"/> 15 <value value="0x08" name="RB5_R4G4B4A4_UNORM"/> 16 <value value="0x0a" name="RB5_R5G5B5A1_UNORM"/> 17 <value value="0x0e" name="RB5_R5G6B5_UNORM"/> 18 <value value="0x0f" name="RB5_R8G8_UNORM"/> [all …]
|
H A D | a4xx.xml | 9 <enum name="a4xx_color_fmt"> 10 <value name="RB4_A8_UNORM" value="0x01"/> 11 <value name="RB4_R8_UNORM" value="0x02"/> 12 <value name="RB4_R8_SNORM" value="0x03"/> 13 <value name="RB4_R8_UINT" value="0x04"/> 14 <value name="RB4_R8_SINT" value="0x05"/> 16 <value name="RB4_R4G4B4A4_UNORM" value="0x08"/> 17 <value name="RB4_R5G5B5A1_UNORM" value="0x0a"/> 18 <value name="RB4_R5G6B5_UNORM" value="0x0e"/> 19 <value name="RB4_R8G8_UNORM" value="0x0f"/> [all …]
|
H A D | a3xx.xml | 9 <enum name="a3xx_tile_mode"> 10 <value name="LINEAR" value="0"/> 11 <value name="TILE_4X4" value="1"/> <!-- "normal" case for textures --> 12 <value name="TILE_32X32" value="2"/> <!-- only used in GMEM --> 13 <value name="TILE_4X2" value="3"/> <!-- only used for CrCb --> 16 <enum name="a3xx_state_block_id"> 17 <value name="HLSQ_BLOCK_ID_TP_TEX" value="2"/> 18 <value name="HLSQ_BLOCK_ID_TP_MIPMAP" value="3"/> 19 <value name="HLSQ_BLOCK_ID_SP_VS" value="4"/> 20 <value name="HLSQ_BLOCK_ID_SP_FS" value="6"/> [all …]
|
H A D | adreno_common.xml | 7 <enum name="chip" bare="yes"> 8 <value name="A2XX" value="2"/> 9 <value name="A3XX" value="3"/> 10 <value name="A4XX" value="4"/> 11 <value name="A5XX" value="5"/> 12 <value name="A6XX" value="6"/> 13 <value name="A7XX" value="7"/> 16 <enum name="adreno_pa_su_sc_draw"> 17 <value name="PC_DRAW_POINTS" value="0"/> 18 <value name="PC_DRAW_LINES" value="1"/> [all …]
|
H A D | a6xx.xml | 28 <domain name="A6XX" width="32" prefix="variant" varset="chip"> 29 <bitset name="A6XX_RBBM_INT_0_MASK" inline="no" varset="chip"> 30 <bitfield name="RBBM_GPU_IDLE" pos="0" type="boolean"/> 31 <bitfield name="CP_AHB_ERROR" pos="1" type="boolean"/> 32 <bitfield name="CP_IPC_INTR_0" pos="4" type="boolean" variants="A7XX-"/> 33 <bitfield name="CP_IPC_INTR_1" pos="5" type="boolean" variants="A7XX-"/> 34 <bitfield name="RBBM_ATB_ASYNCFIFO_OVERFLOW" pos="6" type="boolean"/> 35 <bitfield name="RBBM_GPC_ERROR" pos="7" type="boolean"/> 36 <bitfield name="CP_SW" pos="8" type="boolean"/> 37 <bitfield name="CP_HW_ERROR" pos="9" type="boolean"/> [all …]
|
/linux/drivers/gpu/drm/msm/registers/display/ |
H A D | dsi.xml | 7 <domain name="DSI" width="32"> 8 <enum name="dsi_traffic_mode"> 9 <value name="NON_BURST_SYNCH_PULSE" value="0"/> 10 <value name="NON_BURST_SYNCH_EVENT" value="1"/> 11 <value name="BURST_MODE" value="2"/> 13 <enum name="dsi_vid_dst_format"> 14 <value name="VID_DST_FORMAT_RGB565" value="0"/> 15 <value name="VID_DST_FORMAT_RGB666" value="1"/> 16 <value name="VID_DST_FORMAT_RGB666_LOOSE" value="2"/> 17 <value name="VID_DST_FORMAT_RGB888" value="3"/> [all …]
|
H A D | mdp4.xml | 8 <domain name="MDP4" width="32"> 9 <enum name="mdp4_pipe"> 11 <value name="VG1" value="0"/> 12 <value name="VG2" value="1"/> 13 <value name="RGB1" value="2"/> 14 <value name="RGB2" value="3"/> 15 <value name="RGB3" value="4"/> 16 <value name="VG3" value="5"/> 17 <value name="VG4" value="6"/> 20 <enum name="mdp4_mixer"> [all …]
|
H A D | edp.xml | 7 <domain name="EDP" width="32"> 8 <enum name="edp_color_depth"> 9 <value name="EDP_6BIT" value="0"/> 10 <value name="EDP_8BIT" value="1"/> 11 <value name="EDP_10BIT" value="2"/> 12 <value name="EDP_12BIT" value="3"/> 13 <value name="EDP_16BIT" value="4"/> 16 <enum name="edp_component_format"> 17 <value name="EDP_RGB" value="0"/> 18 <value name="EDP_YUV422" value="1"/> [all …]
|
H A D | dsi_phy_28nm.xml | 7 <domain name="DSI_28nm_PHY" width="32"> 8 <array offset="0x00000" name="LN" length="4" stride="0x40"> 9 <reg32 offset="0x00" name="CFG_0"/> 10 <reg32 offset="0x04" name="CFG_1"/> 11 <reg32 offset="0x08" name="CFG_2"/> 12 <reg32 offset="0x0c" name="CFG_3"/> 13 <reg32 offset="0x10" name="CFG_4"/> 14 <reg32 offset="0x14" name="TEST_DATAPATH"/> 15 <reg32 offset="0x18" name="DEBUG_SEL"/> 16 <reg32 offset="0x1c" name="TEST_STR_0"/> [all …]
|
H A D | dsi_phy_14nm.xml | 7 <domain name="DSI_14nm_PHY_CMN" width="32"> 8 <reg32 offset="0x00000" name="REVISION_ID0"/> 9 <reg32 offset="0x00004" name="REVISION_ID1"/> 10 <reg32 offset="0x00008" name="REVISION_ID2"/> 11 <reg32 offset="0x0000c" name="REVISION_ID3"/> 12 <reg32 offset="0x00010" name="CLK_CFG0"> 13 <bitfield name="DIV_CTRL_3_0" low="4" high="7" type="uint"/> 14 <bitfield name="DIV_CTRL_7_4" low="4" high="7" type="uint"/> 16 <reg32 offset="0x00014" name="CLK_CFG1"> 17 <bitfield name="DSICLK_SEL" pos="0" type="boolean"/> [all …]
|
H A D | dsi_phy_28nm_8960.xml | 7 <domain name="DSI_28nm_8960_PHY" width="32"> 9 <array offset="0x00000" name="LN" length="4" stride="0x40"> 10 <reg32 offset="0x00" name="CFG_0"/> 11 <reg32 offset="0x04" name="CFG_1"/> 12 <reg32 offset="0x08" name="CFG_2"/> 13 <reg32 offset="0x0c" name="TEST_DATAPATH"/> 14 <reg32 offset="0x14" name="TEST_STR_0"/> 15 <reg32 offset="0x18" name="TEST_STR_1"/> 18 <reg32 offset="0x00100" name="LNCK_CFG_0"/> 19 <reg32 offset="0x00104" name="LNCK_CFG_1"/> [all …]
|
H A D | dsi_phy_10nm.xml | 7 <domain name="DSI_10nm_PHY_CMN" width="32"> 8 <reg32 offset="0x00000" name="REVISION_ID0"/> 9 <reg32 offset="0x00004" name="REVISION_ID1"/> 10 <reg32 offset="0x00008" name="REVISION_ID2"/> 11 <reg32 offset="0x0000c" name="REVISION_ID3"/> 12 <reg32 offset="0x00010" name="CLK_CFG0"/> 13 <reg32 offset="0x00014" name="CLK_CFG1"/> 14 <reg32 offset="0x00018" name="GLBL_CTRL"/> 15 <reg32 offset="0x0001c" name="RBUF_CTRL"/> 16 <reg32 offset="0x00020" name="VREG_CTRL"/> [all …]
|
H A D | dsi_phy_20nm.xml | 7 <domain name="DSI_20nm_PHY" width="32"> 8 <array offset="0x00000" name="LN" length="4" stride="0x40"> 9 <reg32 offset="0x00" name="CFG_0"/> 10 <reg32 offset="0x04" name="CFG_1"/> 11 <reg32 offset="0x08" name="CFG_2"/> 12 <reg32 offset="0x0c" name="CFG_3"/> 13 <reg32 offset="0x10" name="CFG_4"/> 14 <reg32 offset="0x14" name="TEST_DATAPATH"/> 15 <reg32 offset="0x18" name="DEBUG_SEL"/> 16 <reg32 offset="0x1c" name="TEST_STR_0"/> [all …]
|
/linux/scripts/kconfig/ |
H A D | gconf.ui | 6 <property name="visible">True</property> 7 <property name="title" translatable="yes">Gtk Kernel Configurator</property> 8 <property name="type">GTK_WINDOW_TOPLEVEL</property> 9 <property name="window_position">GTK_WIN_POS_NONE</property> 10 <property name="modal">False</property> 11 <property name="default_width">640</property> 12 <property name="default_height">480</property> 13 <property name="resizable">True</property> 14 <property name="destroy_with_parent">False</property> 15 <property name="decorated">True</property> [all …]
|
/linux/sound/soc/codecs/ |
H A D | cs48l32.h | 93 #define CS48L32_MIXER_CONTROLS(name, base) \ argument 94 SOC_SINGLE_RANGE_TLV(name " Input 1 Volume", base, \ 97 SOC_SINGLE_RANGE_TLV(name " Input 2 Volume", base + 4, \ 100 SOC_SINGLE_RANGE_TLV(name " Input 3 Volume", base + 8, \ 103 SOC_SINGLE_RANGE_TLV(name " Input 4 Volume", base + 12, \ 107 #define CS48L32_MUX_ENUM_DECL(name, reg) \ argument 109 name, reg, 0, CS48L32_MIXER_SRC_MASK, \ 112 #define CS48L32_MUX_CTL_DECL(name) \ argument 113 const struct snd_kcontrol_new name##_mux = SOC_DAPM_ENUM("Route", name##_enum) 115 #define CS48L32_MUX_ENUMS(name, base_reg) \ argument [all …]
|
/linux/include/rv/ |
H A D | da_monitor.h | 21 #define DECLARE_RV_REACTING_HELPERS(name, type) \ argument 22 static void cond_react_##name(type curr_state, type event) \ 24 if (!rv_reacting_on() || !rv_##name.react) \ 26 rv_##name.react("rv: monitor %s does not allow event %s on state %s\n", \ 27 #name, \ 28 model_get_event_name_##name(event), \ 29 model_get_state_name_##name(curr_state)); \ 34 #define DECLARE_RV_REACTING_HELPERS(name, type) \ argument 35 static void cond_react_##name(type curr_state, type event) \ 44 #define DECLARE_DA_MON_GENERIC_HELPERS(name, type) \ argument [all …]
|
/linux/drivers/scsi/lpfc/ |
H A D | lpfc_attr.h | 24 #define LPFC_ATTR(name, defval, minval, maxval, desc) \ argument 25 static uint lpfc_##name = defval;\ 26 module_param(lpfc_##name, uint, S_IRUGO);\ 27 MODULE_PARM_DESC(lpfc_##name, desc);\ 28 lpfc_param_init(name, defval, minval, maxval) 30 #define LPFC_ATTR_R(name, defval, minval, maxval, desc) \ argument 31 static uint lpfc_##name = defval;\ 32 module_param(lpfc_##name, uint, S_IRUGO);\ 33 MODULE_PARM_DESC(lpfc_##name, desc);\ 34 lpfc_param_show(name)\ [all …]
|
/linux/drivers/accel/habanalabs/include/gaudi/ |
H A D | gaudi_async_ids_map_extended.h | 20 char name[64]; member 24 { .fc_id = 0, .cpu_id = 0, .valid = 0, .name = "" }, 25 { .fc_id = 1, .cpu_id = 1, .valid = 0, .name = "" }, 26 { .fc_id = 2, .cpu_id = 2, .valid = 0, .name = "" }, 27 { .fc_id = 3, .cpu_id = 3, .valid = 0, .name = "" }, 28 { .fc_id = 4, .cpu_id = 4, .valid = 0, .name = "" }, 29 { .fc_id = 5, .cpu_id = 5, .valid = 0, .name = "" }, 30 { .fc_id = 6, .cpu_id = 6, .valid = 0, .name = "" }, 31 { .fc_id = 7, .cpu_id = 7, .valid = 0, .name = "" }, 32 { .fc_id = 8, .cpu_id = 8, .valid = 0, .name = "" }, [all …]
|
/linux/drivers/clk/bcm/ |
H A D | clk-bcm63xx-gate.c | 17 const char * const name; member 31 .name = "mac", 34 .name = "tc", 37 .name = "us_top", 40 .name = "ds_top", 43 .name = "acm", 46 .name = "spi", 49 .name = "usbs", 52 .name = "bmu", 55 .name = "pcm", [all …]
|
/linux/Documentation/netlink/specs/ |
H A D | conntrack.yaml | 3 name: conntrack 12 name: nfgenmsg 16 name: nfgen-family 19 name: version 22 name: res-id 26 name: nf-ct-tcp-flags-mask 30 name: flags 35 name: mask 40 name: nf-ct-tcp-flags 52 name: nf-ct-tcp-state [all …]
|
H A D | ovpn.yaml | 8 name: ovpn 17 name: nonce-tail-size 21 name: cipher-alg 25 name: del-peer-reason 34 name: key-slot 39 name: peer 42 name: id 50 name: remote-ipv4 56 name: remote-ipv6 63 name: remote-ipv6-scope-id [all …]
|
H A D | mptcp_pm.yaml | 3 name: mptcp_pm 7 c-family-name: mptcp-pm-name 8 c-version-name: mptcp-pm-ver 11 cmd-cnt-name: --mptcp-pm-cmd-after-last 16 name: event-type 17 enum-name: mptcp-event-type 18 name-prefix: mptcp-event- 21 name: unspec 24 name: created 33 name: established [all …]
|
/linux/fs/nilfs2/ |
H A D | sysfs.h | 53 #define NILFS_KOBJ_ATTR_STRUCT(name) \ argument 54 struct nilfs_##name##_attr { \ 64 #define NILFS_DEV_ATTR_STRUCT(name) \ argument 65 struct nilfs_##name##_attr { \ 67 ssize_t (*show)(struct nilfs_##name##_attr *, struct the_nilfs *, \ 69 ssize_t (*store)(struct nilfs_##name##_attr *, struct the_nilfs *, \ 80 #define NILFS_CP_ATTR_STRUCT(name) \ argument 81 struct nilfs_##name##_attr { \ 83 ssize_t (*show)(struct nilfs_##name##_attr *, struct nilfs_root *, \ 85 ssize_t (*store)(struct nilfs_##name##_attr *, struct nilfs_root *, \ [all …]
|
/linux/drivers/clk/imx/ |
H A D | clk.h | 95 struct clk_hw *imx_clk_fracn_gppll(const char *name, const char *parent_name, void __iomem *base, 97 struct clk_hw *imx_clk_fracn_gppll_integer(const char *name, const char *parent_name, 104 #define imx_clk_cpu(name, parent_name, div, mux, pll, step) \ argument 105 to_clk(imx_clk_hw_cpu(name, parent_name, div, mux, pll, step)) 107 #define clk_register_gate2(dev, name, parent_name, flags, reg, bit_idx, \ argument 109 to_clk(clk_hw_register_gate2(dev, name, parent_name, flags, reg, bit_idx, \ 112 #define imx_clk_pllv3(type, name, parent_name, base, div_mask) \ argument 113 to_clk(imx_clk_hw_pllv3(type, name, parent_name, base, div_mask)) 115 #define imx_clk_pfd(name, parent_name, reg, idx) \ argument 116 to_clk(imx_clk_hw_pfd(name, parent_name, reg, idx)) [all …]
|