/linux/Documentation/devicetree/bindings/interrupt-controller/ |
H A D | arm,gic-v3.yaml | 75 - GIC Distributor interface (GICD) 132 Address property. Base address of an alias of the GICD region containing 249 reg = <0x2f000000 0x10000>, // GICD 277 reg = <0x2c010000 0x10000>, // GICD
|
/linux/arch/arm64/boot/dts/intel/ |
H A D | keembay-soc.dtsi | 57 reg = <0x0 0x20500000 0x0 0x20000>, /* GICD */
|
/linux/arch/arm64/boot/dts/marvell/ |
H A D | armada-ap810-ap0.dtsi | 51 reg = <0x3000000 0x10000>, /* GICD */
|
H A D | ac5-98dx25xx.dtsi | 337 reg = <0x0 0x80600000 0x0 0x10000>, /* GICD */
|
H A D | armada-37xx.dtsi | 488 reg = <0x1d00000 0x10000>, /* GICD */
|
/linux/arch/arm64/boot/dts/broadcom/bcmbca/ |
H A D | bcm6856.dtsi | 87 reg = <0x1000 0x1000>, /* GICD */
|
H A D | bcm6858.dtsi | 105 reg = <0x1000 0x1000>, /* GICD */
|
/linux/arch/arm64/boot/dts/cavium/ |
H A D | thunder2-99xx.dtsi | 66 reg = <0x04 0x00080000 0x0 0x20000>, /* GICD */
|
H A D | thunder-88xx.dtsi | 388 reg = <0x8010 0x00000000 0x0 0x010000>, /* GICD */
|
/linux/arch/arm64/include/asm/ |
H A D | acpi.h | 65 #define CPUIDLE_GICD_CTXT BIT(3) /* GICD */
|
/linux/Documentation/virt/hyperv/ |
H A D | vpci.rst | 172 (on x86) or the GICD registers are set (on arm64) to specify 207 stores the allocated SPI in the architectural GICD registers,
|
/linux/arch/arm64/boot/dts/amd/ |
H A D | elba.dtsi | 146 reg = <0x0 0x800000 0x0 0x200000>, /* GICD */
|
/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt7988a.dtsi | 72 reg = <0 0x0c000000 0 0x40000>, /* GICD */
|
H A D | mt7981b.dtsi | 52 reg = <0 0x0c000000 0 0x40000>, /* GICD */
|
H A D | mt6779.dtsi | 125 reg = <0 0x0c000000 0 0x40000>, /* GICD */
|
H A D | mt6797.dtsi | 479 reg = <0 0x19000000 0 0x10000>, /* GICD */
|
/linux/arch/arm64/boot/dts/sprd/ |
H A D | ums9620.dtsi | 173 reg = <0x0 0x12000000 0 0x20000>, /* GICD */
|
H A D | sc9863a.dtsi | 158 reg = <0x0 0x14000000 0 0x20000>, /* GICD */
|
/linux/drivers/irqchip/ |
H A D | irq-gic-v3.c | 1281 pr_crit_once("RSS is required but GICD doesn't support it\n"); in gic_cpu_sys_reg_init() 1882 /* Setup GICD alias regions */ in gic_enable_quirk_nvidia_t241() 2231 /* Also skip GICD, GICC, GICH */ in gic_of_setup_kvm_info() 2275 dist_base = gic_of_iomap(node, 0, "GICD", &res); in gic_of_init() 2620 pr_err("Unable to map GICD registers\n"); in gic_acpi_init() 2623 gic_request_region(dist->base_address, ACPI_GICV3_DIST_MEM_SIZE, "GICD"); in gic_acpi_init()
|
/linux/arch/arm64/boot/dts/hisilicon/ |
H A D | hip05.dtsi | 246 reg = <0x0 0x8d000000 0 0x10000>, /* GICD */
|
/linux/arch/arm64/boot/dts/qcom/ |
H A D | ipq5018.dtsi | 284 reg = <0x0b000000 0x1000>, /* GICD */
|
H A D | ipq5332.dtsi | 369 reg = <0x0b000000 0x1000>, /* GICD */
|
/linux/arch/arm64/boot/dts/nuvoton/ |
H A D | ma35d1.dtsi | 55 reg = <0x0 0x50801000 0 0x1000>, /* GICD */
|
/linux/arch/arm64/boot/dts/arm/ |
H A D | fvp-base-revc.dts | 197 reg = <0x0 0x2f000000 0 0x10000>, // GICD
|
/linux/arch/arm64/boot/dts/amazon/ |
H A D | alpine-v3.dtsi | 325 reg = <0x0 0xf0800000 0 0x10000>, /* GICD */
|