Searched full:clk_top_msdc50_0_h_sel (Results 1 – 8 of 8) sorted by relevance
/linux/include/dt-bindings/clock/ |
H A D | mediatek,mt6795-clk.h | 103 #define CLK_TOP_MSDC50_0_H_SEL 92 macro
|
H A D | mt8173-clk.h | 105 #define CLK_TOP_MSDC50_0_H_SEL 95 macro
|
H A D | mt8192-clk.h | 35 #define CLK_TOP_MSDC50_0_H_SEL 23 macro
|
/linux/drivers/clk/mediatek/ |
H A D | clk-mt6795-topckgen.c | 471 TOP_MUX_GATE(CLK_TOP_MSDC50_0_H_SEL, "msdc50_0_h_sel", msdc50_0_h_parents,
|
H A D | clk-mt8173-topckgen.c | 550 MUX_GATE_FLAGS(CLK_TOP_MSDC50_0_H_SEL, "msdc50_0_h_sel", msdc50_0_h_parents,
|
H A D | clk-mt8192.c | 602 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_MSDC50_0_H_SEL, "msdc50_0_h_sel",
|
/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt6795.dtsi | 683 <&topckgen CLK_TOP_MSDC50_0_H_SEL>,
|
H A D | mt8173.dtsi | 897 <&topckgen CLK_TOP_MSDC50_0_H_SEL>;
|