/linux/Documentation/devicetree/bindings/media/ |
H A D | mediatek,mt7622-cir.yaml | 52 clocks = <&infracfg CLK_INFRA_IRRX>, <&topckgen CLK_TOP_AXI_SEL>;
|
/linux/include/dt-bindings/clock/ |
H A D | mediatek,mt6735-topckgen.h | 49 #define CLK_TOP_AXI_SEL 41 macro
|
H A D | mt8135-clk.h | 73 #define CLK_TOP_AXI_SEL 62 macro
|
H A D | mt7629-clk.h | 83 #define CLK_TOP_AXI_SEL 73 macro
|
H A D | mt7622-clk.h | 68 #define CLK_TOP_AXI_SEL 56 macro
|
H A D | mediatek,mt6795-clk.h | 90 #define CLK_TOP_AXI_SEL 79 macro
|
H A D | mt8173-clk.h | 92 #define CLK_TOP_AXI_SEL 82 macro
|
H A D | mt6765-clk.h | 131 #define CLK_TOP_AXI_SEL 96 macro
|
H A D | mediatek,mt8365-clk.h | 71 #define CLK_TOP_AXI_SEL 61 macro
|
H A D | mt2712-clk.h | 130 #define CLK_TOP_AXI_SEL 99 macro
|
H A D | mt2701-clk.h | 90 #define CLK_TOP_AXI_SEL 79 macro
|
H A D | mt8192-clk.h | 12 #define CLK_TOP_AXI_SEL 0 macro
|
/linux/arch/arm/boot/dts/mediatek/ |
H A D | mt7629.dtsi | 267 assigned-clocks = <&topckgen CLK_TOP_AXI_SEL>; 319 assigned-clocks = <&topckgen CLK_TOP_AXI_SEL>, 388 <&topckgen CLK_TOP_AXI_SEL>,
|
/linux/arch/arm64/boot/dts/mediatek/ |
H A D | mt6795.dtsi | 694 <&topckgen CLK_TOP_AXI_SEL>; 704 <&topckgen CLK_TOP_AXI_SEL>; 714 <&topckgen CLK_TOP_AXI_SEL>;
|
H A D | mt7622.dtsi | 260 <&topckgen CLK_TOP_AXI_SEL>; 716 <&topckgen CLK_TOP_AXI_SEL>;
|
H A D | mt2712e.dtsi | 780 <&topckgen CLK_TOP_AXI_SEL>, 791 <&topckgen CLK_TOP_AXI_SEL>,
|
H A D | mt8173.dtsi | 907 <&topckgen CLK_TOP_AXI_SEL>; 917 <&topckgen CLK_TOP_AXI_SEL>;
|
/linux/drivers/clk/mediatek/ |
H A D | clk-mt7629.c | 462 MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 571 clk_prepare_enable(clk_data->hws[CLK_TOP_AXI_SEL]->clk); in mtk_topckgen_init()
|
H A D | clk-mt6735-topckgen.c | 335 …MUX_CLR_SET_UPD(CLK_TOP_AXI_SEL, "axi_sel", axi_sel_parents, CLK_CFG_0, CLK_CFG_0_SET, CLK_CFG_0_C…
|
H A D | clk-mt7622.c | 386 MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
|
H A D | clk-mt8135.c | 354 MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
|
H A D | clk-mt6795-topckgen.c | 452 TOP_MUX_GATE_NOSR(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
|
H A D | clk-mt8173-topckgen.c | 531 MUX(CLK_TOP_AXI_SEL, "axi_sel", axi_parents, 0x0040, 0, 3),
|
H A D | clk-mt8365.c | 410 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
|
H A D | clk-mt6765.c | 368 MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
|