/freebsd/sys/contrib/device-tree/Bindings/display/msm/ |
H A D | dpu-sdm845.yaml | 65 "^display-controller@[0-9a-f]+$": 118 port@0: 127 - port@0 164 reg = <0x0ae00000 0x1000>; 176 iommus = <&apps_smmu 0x880 0x8>, 177 <&apps_smmu 0xc80 0x8>; 182 reg = <0x0ae01000 0x8f000>, 183 <0x0aeb0000 0x2008>; 193 interrupts = <0>; 199 #size-cells = <0>; [all …]
|
H A D | qcom,sdm845-mdss.yaml | 43 "^display-controller@[0-9a-f]+$": 51 "^displayport-controller@[0-9a-f]+$": 59 "^dsi@[0-9a-f]+$": 69 "^phy@[0-9a-f]+$": 94 reg = <0x0ae00000 0x1000>; 106 iommus = <&apps_smmu 0x880 0x8>, 107 <&apps_smmu 0xc80 [all...] |
/freebsd/tools/test/stress2/misc/ |
H A D | mapwrite.sh | 9 [ `id -u ` -ne 0 ] && echo "Must be root!" && exit 1 14 prog=$(basename "$0" .sh) 36 * [ 7.666646] dump_stack+0x57/0x6e 37 * [ 7.666717] spl_panic+0xd3/0xfb [spl] 38 * [ 7.667113] ? zfs_btree_find+0x16a/0x300 [zfs] 39 * [ 7.667278] ? range_tree_find_impl+0x55/0xa0 [zfs] 40 * [ 7.667333] ? _cond_resched+0x1a/0x50 41 * [ 7.667371] ? __kmalloc_node+0x14a/0x2b0 42 * [ 7.667415] ? spl_kmem_alloc_impl+0xb0/0xd0 [spl] 43 * [ 7.667555] ? __list_add+0x12/0x30 [zfs] [all …]
|
/freebsd/sys/dev/bhnd/cores/pcie2/ |
H A D | bhnd_pcie2_reg.h | 31 #define BHND_PCIE2_DMA64_TRANSLATION 0x8000000000000000 /**< PCIe-Gen2 DMA64 address translation */ 32 #define BHND_PCIE2_DMA64_MASK 0xc000000000000000 /**< PCIe-Gen2 DMA64 translation mask */ 38 #define BHND_PCIE2_CLK_CONTROL 0x000 40 #define BHND_PCIE2_RC_PM_CONTROL 0x004 41 #define BHND_PCIE2_RC_PM_STATUS 0x008 42 #define BHND_PCIE2_EP_PM_CONTROL 0x00C 43 #define BHND_PCIE2_EP_PM_STATUS 0x010 44 #define BHND_PCIE2_EP_LTR_CONTROL 0x014 45 #define BHND_PCIE2_EP_LTR_STATUS 0x018 46 #define BHND_PCIE2_EP_OBFF_STATUS 0x01C [all …]
|
/freebsd/sys/dev/rtwn/rtl8812a/ |
H A D | r12a_reg.h | 36 #define R12A_SDIO_CTRL 0x070 37 #define R12A_RF_B_CTRL 0x076 39 #define R12A_RXDMA_PRO 0x290 40 #define R12A_EARLY_MODE_CONTROL 0x2bc 42 #define R12A_TXPKT_EMPTY 0x41a 43 #define R12A_ARFR_5G(i) (0x444 + (i) * 8) 44 #define R12A_CCK_CHECK 0x454 45 #define R12A_AMPDU_MAX_TIME 0x456 47 #define R12A_DATA_SEC 0x483 48 #define R12A_DATA_SEC_TXSC_20M_M 0x0000000f [all …]
|
H A D | r12a_priv.h | 34 { 0x010, 0x0c }, 37 { 0x025, 0x0f }, { 0x072, 0x00 }, { 0x420, 0x80 }, { 0x428, 0x0a }, \ 38 { 0x429, 0x10 }, { 0x430, 0x00 }, { 0x431, 0x00 }, { 0x432, 0x00 }, \ 39 { 0x433, 0x01 }, { 0x434, 0x04 }, { 0x435, 0x05 }, { 0x436, 0x07 }, \ 40 { 0x437, 0x08 }, { 0x43c, 0x04 }, { 0x43d, 0x05 }, { 0x43e, 0x07 }, \ 41 { 0x43f, 0x08 }, { 0x440, 0x5d }, { 0x441, 0x01 }, { 0x442, 0x00 }, \ 42 { 0x444, 0x10 }, { 0x445, 0x00 }, { 0x446, 0x00 }, { 0x447, 0x00 }, \ 43 { 0x448, 0x00 }, { 0x449, 0xf0 }, { 0x44a, 0x0f }, { 0x44b, 0x3e }, \ 44 { 0x44c, 0x10 }, { 0x44d, 0x00 }, { 0x44e, 0x00 }, { 0x44f, 0x00 }, \ 45 { 0x450, 0x00 }, { 0x451, 0xf0 }, { 0x452, 0x0f }, { 0x453, 0x00 }, \ [all …]
|
/freebsd/sys/dev/rtwn/rtl8192c/pci/ |
H A D | r92ce_priv.h | 31 { 0x420, 0x80 }, { 0x423, 0x00 }, { 0x430, 0x00 }, { 0x431, 0x00 }, 32 { 0x432, 0x00 }, { 0x433, 0x01 }, { 0x434, 0x04 }, { 0x435, 0x05 }, 33 { 0x436, 0x06 }, { 0x437, 0x07 }, { 0x438, 0x00 }, { 0x439, 0x00 }, 34 { 0x43a, 0x00 }, { 0x43b, 0x01 }, { 0x43c, 0x04 }, { 0x43d, 0x05 }, 35 { 0x43e, 0x06 }, { 0x43f, 0x07 }, { 0x440, 0x5d }, { 0x441, 0x01 }, 36 { 0x442, 0x00 }, { 0x444, 0x15 }, { 0x445, 0xf0 }, { 0x446, 0x0f }, 37 { 0x447, 0x00 }, { 0x458, 0x41 }, { 0x459, 0xa8 }, { 0x45a, 0x72 }, 38 { 0x45b, 0xb9 }, { 0x460, 0x88 }, { 0x461, 0x88 }, { 0x462, 0x06 }, 39 { 0x463, 0x03 }, { 0x4c8, 0x04 }, { 0x4c9, 0x08 }, { 0x4cc, 0x02 }, 40 { 0x4cd, 0x28 }, { 0x4ce, 0x01 }, { 0x500, 0x26 }, { 0x501, 0xa2 }, [all …]
|
/freebsd/sys/dev/rtwn/rtl8188e/ |
H A D | r88e_priv.h | 39 { 0x026, 0x41 }, { 0x027, 0x35 }, { 0x040, 0x00 }, { 0x428, 0x0a }, 40 { 0x429, 0x10 }, { 0x430, 0x00 }, { 0x431, 0x01 }, { 0x432, 0x02 }, 41 { 0x433, 0x04 }, { 0x434, 0x05 }, { 0x435, 0x06 }, { 0x436, 0x07 }, 42 { 0x437, 0x08 }, { 0x438, 0x00 }, { 0x439, 0x00 }, { 0x43a, 0x01 }, 43 { 0x43b, 0x02 }, { 0x43c, 0x04 }, { 0x43d, 0x05 }, { 0x43e, 0x06 }, 44 { 0x43f, 0x07 }, { 0x440, 0x5d }, { 0x441, 0x01 }, { 0x442, 0x00 }, 45 { 0x444, 0x15 }, { 0x445, 0xf0 }, { 0x446, 0x0f }, { 0x447, 0x00 }, 46 { 0x458, 0x41 }, { 0x459, 0xa8 }, { 0x45a, 0x72 }, { 0x45b, 0xb9 }, 47 { 0x460, 0x66 }, { 0x461, 0x66 }, { 0x480, 0x08 }, { 0x4c8, 0xff }, 48 { 0x4c9, 0x08 }, { 0x4cc, 0xff }, { 0x4cd, 0xff }, { 0x4ce, 0x01 }, [all …]
|
/freebsd/sys/dev/rtwn/rtl8192c/usb/ |
H A D | r92cu_priv.h | 29 { 0x420, 0x80 }, { 0x423, 0x00 }, { 0x430, 0x00 }, { 0x431, 0x00 }, 30 { 0x432, 0x00 }, { 0x433, 0x01 }, { 0x434, 0x04 }, { 0x435, 0x05 }, 31 { 0x436, 0x06 }, { 0x437, 0x07 }, { 0x438, 0x00 }, { 0x439, 0x00 }, 32 { 0x43a, 0x00 }, { 0x43b, 0x01 }, { 0x43c, 0x04 }, { 0x43d, 0x05 }, 33 { 0x43e, 0x06 }, { 0x43f, 0x07 }, { 0x440, 0x5d }, { 0x441, 0x01 }, 34 { 0x442, 0x00 }, { 0x444, 0x15 }, { 0x445, 0xf0 }, { 0x446, 0x0f }, 35 { 0x447, 0x00 }, { 0x458, 0x41 }, { 0x459, 0xa8 }, { 0x45a, 0x72 }, 36 { 0x45b, 0xb9 }, { 0x460, 0x66 }, { 0x461, 0x66 }, { 0x462, 0x08 }, 37 { 0x463, 0x03 }, { 0x4c8, 0xff }, { 0x4c9, 0x08 }, { 0x4cc, 0xff }, 38 { 0x4cd, 0xff }, { 0x4ce, 0x01 }, { 0x500, 0x26 }, { 0x501, 0xa2 }, [all …]
|
/freebsd/sys/dev/rtwn/rtl8192e/ |
H A D | r92e_priv.h | 34 { 0x011, 0xeb }, { 0x012, 0x07 }, { 0x014, 0x75 }, { 0x303, 0xa7 }, 35 { 0x428, 0x0a }, { 0x429, 0x10 }, { 0x430, 0x00 }, { 0x431, 0x00 }, 36 { 0x432, 0x00 }, { 0x433, 0x01 }, { 0x434, 0x04 }, { 0x435, 0x05 }, 37 { 0x436, 0x07 }, { 0x437, 0x08 }, { 0x43c, 0x04 }, { 0x43d, 0x05 }, 38 { 0x43e, 0x07 }, { 0x43f, 0x08 }, { 0x440, 0x5d }, { 0x441, 0x01 }, 39 { 0x442, 0x00 }, { 0x444, 0x10 }, { 0x445, 0x00 }, { 0x446, 0x00 }, 40 { 0x447, 0x00 }, { 0x448, 0x00 }, { 0x449, 0xf0 }, { 0x44a, 0x0f }, 41 { 0x44b, 0x3e }, { 0x44c, 0x10 }, { 0x44d, 0x00 }, { 0x44e, 0x00 }, 42 { 0x44f, 0x00 }, { 0x450, 0x00 }, { 0x451, 0xf0 }, { 0x452, 0x0f }, 43 { 0x453, 0x00 }, { 0x456, 0x5e }, { 0x460, 0x66 }, { 0x461, 0x66 }, [all …]
|
/freebsd/sys/dev/safexcel/ |
H A D | safexcel_reg.h | 30 #define SAFEXCEL_HIA_VERSION_LE 0x35ca 31 #define SAFEXCEL_HIA_VERSION_BE 0xca35 32 #define EIP201_VERSION_LE 0x36c9 33 #define SAFEXCEL_REG_LO16(_reg) ((_reg) & 0xffff) 34 #define SAFEXCEL_REG_HI16(_reg) (((_reg) >> 16) & 0xffff) 37 #define CDR_BASE_ADDR_LO(x) (0x0 + ((x) << 12)) 38 #define CDR_BASE_ADDR_HI(x) (0x4 + ((x) << 12)) 39 #define CDR_DATA_BASE_ADDR_LO(x) (0x8 + ((x) << 12)) 40 #define CDR_DATA_BASE_ADDR_HI(x) (0xC + ((x) << 12)) 41 #define CDR_ACD_BASE_ADDR_LO(x) (0x10 + ((x) << 12)) [all …]
|
/freebsd/sys/dev/rtwn/rtl8821a/ |
H A D | r21a_priv.h | 34 { 0x421, 0x0f }, { 0x428, 0x0a }, { 0x429, 0x10 }, { 0x430, 0x00 }, 35 { 0x431, 0x00 }, { 0x432, 0x00 }, { 0x433, 0x01 }, { 0x434, 0x04 }, 36 { 0x435, 0x05 }, { 0x436, 0x07 }, { 0x437, 0x08 }, { 0x43c, 0x04 }, 37 { 0x43d, 0x05 }, { 0x43e, 0x07 }, { 0x43f, 0x08 }, { 0x440, 0x5d }, 38 { 0x441, 0x01 }, { 0x442, 0x00 }, { 0x444, 0x10 }, { 0x445, 0x00 }, 39 { 0x446, 0x00 }, { 0x447, 0x00 }, { 0x448, 0x00 }, { 0x449, 0xf0 }, 40 { 0x44a, 0x0f }, { 0x44b, 0x3e }, { 0x44c, 0x10 }, { 0x44d, 0x00 }, 41 { 0x44e, 0x00 }, { 0x44f, 0x00 }, { 0x450, 0x00 }, { 0x451, 0xf0 }, 42 { 0x452, 0x0f }, { 0x453, 0x00 }, { 0x456, 0x5e }, { 0x460, 0x66 }, 43 { 0x461, 0x66 }, { 0x4c8, 0x3f }, { 0x4c9, 0xff }, { 0x4cc, 0xff }, [all …]
|
/freebsd/sys/dev/rtwn/rtl8192c/ |
H A D | r92c_reg.h | 28 #define R92C_SYS_ISO_CTRL 0x000 29 #define R92C_SYS_FUNC_EN 0x002 30 #define R92C_APS_FSMCO 0x004 31 #define R92C_SYS_CLKR 0x008 32 #define R92C_AFE_MISC 0x010 33 #define R92C_SPS0_CTRL 0x011 34 #define R92C_SPS_OCP_CFG 0x018 35 #define R92C_RSV_CTRL 0x01c 36 #define R92C_RF_CTRL 0x01f 37 #define R92C_LDOA15_CTRL 0x020 [all …]
|
/freebsd/contrib/llvm-project/llvm/lib/Target/SystemZ/ |
H A D | SystemZInstrSystem.td | 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 22 def EPSW : InherentDualRRE<"epsw", 0xB98D, GR32>; 26 def LPSW : SideEffectUnaryS<"lpsw", 0x8200, null_frag, 8>; 27 def LPSWE : SideEffectUnaryS<"lpswe", 0xB2B2, null_frag, 16>; 30 def LPSWEY : SideEffectUnarySIY<"lpswey", 0xEB71, 16>; 34 def IPK : SideEffectInherentS<"ipk", 0xB20B, null_frag>; 38 def SPKA : SideEffectAddressS<"spka", 0xB20A, null_frag>; 42 def SSM : SideEffectUnaryS<"ssm", 0x8000, null_frag, 1>; 46 def STNSM : StoreSI<"stnsm", 0xAC, null_frag, imm32zx8>; 47 def STOSM : StoreSI<"stosm", 0xAD, null_frag, imm32zx8>; [all …]
|
/freebsd/tools/tools/cxgbtool/ |
H A D | reg_defs.c | 7 { "SG_CONTROL", 0x0, 0 }, 8 { "CmdQ0_Enable", 0, 1 }, 24 { "SG_DOORBELL", 0x4, 0 }, 25 { "CmdQ0_Enable", 0, 1 }, 29 { "SG_CMD0BASELWR", 0x8, 0 }, 30 { "SG_CMD0BASEUPR", 0xc, 0 }, 31 { "SG_CMD1BASELWR", 0x10, 0 }, 32 { "SG_CMD1BASEUPR", 0x14, 0 }, 33 { "SG_FL0BASELWR", 0x18, 0 }, 34 { "SG_FL0BASEUPR", 0x1c, 0 }, [all …]
|
/freebsd/sys/riscv/include/ |
H A D | encoding.h | 8 #define MATCH_BEQ 0x63 9 #define MASK_BEQ 0x707f 10 #define MATCH_BNE 0x1063 11 #define MASK_BNE 0x707f 12 #define MATCH_BLT 0x4063 13 #define MASK_BLT 0x707f 14 #define MATCH_BGE 0x5063 15 #define MASK_BGE 0x707f 16 #define MATCH_BLTU 0x6063 17 #define MASK_BLTU 0x707f [all …]
|
/freebsd/contrib/llvm-project/llvm/lib/Target/RISCV/ |
H A D | RISCVSystemOperands.td | 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 30 // Privilege Access: Read and Write = 0, 1, 2; Read-Only = 3. 31 // Privilege Mode: User = 0, System = 1 or Machine = 3. 37 // bits<6> Number = op{5 - 0}; 39 bit isRV32Only = 0; 78 def SysRegFFLAGS : SysReg<"fflags", 0x001>; 79 def SysRegFRM : SysReg<"frm", 0x002>; 80 def SysRegFCSR : SysReg<"fcsr", 0x003>; 85 def CYCLE : SysReg<"cycle", 0xC00>; 86 def TIME : SysReg<"time", 0xC01>; [all …]
|
/freebsd/sys/contrib/dev/rtw88/ |
H A D | rtw8723d_table.c | 10 0x020, 0x00000013, 11 0x02F, 0x00000010, 12 0x077, 0x00000007, 13 0x421, 0x0000000F, 14 0x428, 0x0000000A, 15 0x429, 0x00000010, 16 0x430, 0x00000000, 17 0x431, 0x00000000, 18 0x432, 0x00000000, 19 0x433, 0x00000001, [all …]
|
H A D | rtw8723d.c | 19 #define WLAN_SLOT_TIME 0x09 20 #define WLAN_RL_VAL 0x3030 21 #define WLAN_BAR_VAL 0x0201ffff 22 #define BIT_MASK_TBTT_HOLD 0x00000fff 24 #define BIT_MASK_TBTT_SETUP 0x000000ff 25 #define BIT_SHIFT_TBTT_SETUP 0 30 #define WLAN_TBTT_TIME_NORMAL TBTT_TIME(0x04, 0x80) 31 #define WLAN_TBTT_TIME_STOP_BCN TBTT_TIME(0x04, 0x6 [all...] |
H A D | rtw8821c_table.c | 10 0x010, 0x00000043, 11 0x025, 0x0000001D, 12 0x026, 0x000000CE, 13 0x04F, 0x00000001, 14 0x029, 0x000000F [all...] |
H A D | rtw8822b_table.c | 10 0x029, 0x000000F9, 11 0x420, 0x00000080, 12 0x421, 0x0000001F, 13 0x428, 0x0000000A, 14 0x429, 0x00000010, 15 0x430, 0x00000000, 16 0x431, 0x00000000, 17 0x432, 0x00000000, 18 0x433, 0x00000001, 19 0x434, 0x00000004, [all …]
|
/freebsd/sys/netgraph/bluetooth/hci/ |
H A D | ng_hci_ulpi.c | 132 int error = 0; in ng_hci_lp_acl_con_req() 190 cfm->status = 0; in ng_hci_lp_acl_con_req() 257 if (unit->features[0] & NG_HCI_LMP_3SLOT) in ng_hci_lp_acl_con_req() 259 if (unit->features[0] & NG_HCI_LMP_5SLOT) in ng_hci_lp_acl_con_req() 265 NG_HCI_PKT_DM5|NG_HCI_PKT_DH5)) == 0) in ng_hci_lp_acl_con_req() 270 if ((unit->features[0] & NG_HCI_LMP_SWITCH) && unit->role_switch) in ng_hci_lp_acl_con_req() 273 req->cp.accept_role_switch = 0; in ng_hci_lp_acl_con_req() 282 req->cp.page_scan_rep_mode = 0; in ng_hci_lp_acl_con_req() 283 req->cp.page_scan_mode = 0; in ng_hci_lp_acl_con_req() 284 req->cp.clock_offset = 0; in ng_hci_lp_acl_con_req() [all …]
|
/freebsd/sys/contrib/device-tree/src/arm64/qcom/ |
H A D | sdm670.dtsi | 33 #size-cells = <0>; 35 CPU0: cpu@0 { 38 reg = <0x0 0x0>; 42 qcom,freq-domain = <&cpufreq_hw 0>; 65 reg = <0x0 0x100>; 69 qcom,freq-domain = <&cpufreq_hw 0>; 87 reg = <0x0 0x200>; 91 qcom,freq-domain = <&cpufreq_hw 0>; 109 reg = <0x0 0x300>; 113 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sdm845.dtsi | 78 #clock-cells = <0>; 85 #clock-cells = <0>; 92 #size-cells = <0>; 94 CPU0: cpu@0 { 97 reg = <0x0 0x0>; 98 clocks = <&cpufreq_hw 0>; 102 qcom,freq-domain = <&cpufreq_hw 0>; 126 reg = <0x0 0x100>; 127 clocks = <&cpufreq_hw 0>; 131 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
/freebsd/sys/dev/bce/ |
H A D | if_bcefw.h | 40 int bce_COM_b06FwReleaseMajor = 0x6; 41 int bce_COM_b06FwReleaseMinor = 0x0; 42 int bce_COM_b06FwReleaseFix = 0xf; 43 u32 bce_COM_b06FwStartAddr = 0x08000118; 44 u32 bce_COM_b06FwTextAddr = 0x08000000; 45 int bce_COM_b06FwTextLen = 0x4a68; 46 u32 bce_COM_b06FwDataAddr = 0x00000000; 47 int bce_COM_b06FwDataLen = 0x0; 48 u32 bce_COM_b06FwRodataAddr = 0x08004a68; 49 int bce_COM_b06FwRodataLen = 0x14; [all …]
|