Searched +full:0 +full:xb1000000 (Results 1 – 12 of 12) sorted by relevance
| /freebsd/sys/contrib/device-tree/src/arm/st/ |
| H A D | spear1340.dtsi | 17 reg = <0xe0700000 0x1000>; 18 st-spics,peripcfg-reg = <0x42c>; 30 reg = <0xeb800000 0x4000>; 38 reg = <0xb1000000 0x10000>; 39 interrupts = <0 72 0x [all...] |
| H A D | spear1310.dtsi | 16 reg = <0xe0700000 0x1000>; 17 st-spics,peripcfg-reg = <0x3b0>; 28 reg = <0xeb800000 0x4000>; 30 phy-id = <0>; 37 reg = <0xeb804000 0x4000>; 46 reg = <0xeb808000 0x4000>; 55 reg = <0xb1000000 0x10000>; 56 interrupts = <0 68 0x4>; 57 phys = <&miphy0 0>; 64 reg = <0xb1800000 0x10000>; [all …]
|
| /freebsd/sys/dev/ath/ath_hal/ar5312/ |
| H A D | ar5312reg.h | 35 #define AR5315_RSTIMER_BASE 0xb1000000 /* Address for reset/timer registers */ 36 #define AR5315_GPIO_BASE 0xb1000000 /* Address for GPIO registers */ 37 #define AR5315_WLAN0 0xb0000000 39 #define AR5315_RESET 0x0004 /* Offset of reset control register */ 40 #define AR5315_SREV 0x0014 /* Offset of reset control register */ 41 #define AR5315_ENDIAN_CTL 0x000c /* offset of the endian control register */ 42 #define AR5315_CONFIG_WLAN 0x00000002 /* WLAN byteswap */ 44 #define AR5315_REV_MAJ 0x00f0 45 #define AR5315_REV_MIN 0x000f 47 #define AR5315_GPIODIR 0x0098 /* GPIO direction register */ [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/pci/ |
| H A D | fsl,mpc8xxx-pci.yaml | 77 reg = <0xe0009000 0x00001000>; 78 ranges = <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000 79 0x01000000 0 0x00000000 0xb1000000 0 0x00800000>; 84 bus-range = <0 255>; 85 interrupt-map-mask = <0xf800 0 0 7>; 86 interrupt-map = <0 0 0 1 &ipic 1 IRQ_TYPE_LEVEL_LOW 87 0 0 0 2 &ipic 1 IRQ_TYPE_LEVEL_LOW 88 0 0 0 3 &ipic 1 IRQ_TYPE_LEVEL_LOW 89 0 0 0 4 &ipic 1 IRQ_TYPE_LEVEL_LOW>; 90 clock-frequency = <0>; [all …]
|
| /freebsd/contrib/opencsd/decoder/source/i_dec/ |
| H A D | trc_idec_arminst.cpp | 48 if ((inst & 0xf0000000) == 0xf0000000) { in inst_ARM_is_direct_branch() 50 if ((inst & 0xfe000000) == 0xfa000000){ in inst_ARM_is_direct_branch() 53 is_direct_branch = 0; in inst_ARM_is_direct_branch() 55 } else if ((inst & 0x0e000000) == 0x0a000000) { in inst_ARM_is_direct_branch() 58 is_direct_branch = 0; in inst_ARM_is_direct_branch() 65 if ( ((inst & 0xf0000000) != 0xf0000000) && in inst_ARM_wfiwfe() 66 ((inst & 0x0ffffffe) == 0x0320f002) in inst_ARM_wfiwfe() 70 return 0; in inst_ARM_wfiwfe() 76 if ((inst & 0xf0000000) == 0xf0000000) { in inst_ARM_is_indirect_branch() 78 if ((inst & 0xfe500000) == 0xf8100000) { in inst_ARM_is_indirect_branch() [all …]
|
| /freebsd/sys/contrib/device-tree/src/powerpc/ |
| H A D | mpc8308rdb.dts | 26 #size-cells = <0>; 28 PowerPC,8308@0 { 30 reg = <0x0>; 35 timebase-frequency = <0>; // from bootloader 36 bus-frequency = <0>; // from bootloader 37 clock-frequency = <0>; // from bootloader 43 reg = <0x00000000 0x08000000>; // 128MB at 0 50 reg = <0xe0005000 0x1000>; 51 interrupts = <77 0x8>; 57 ranges = <0x0 0x0 0xfe000000 0x00800000 [all …]
|
| H A D | mpc8308_p1m.dts | 25 #size-cells = <0>; 27 PowerPC,8308@0 { 29 reg = <0x0>; 34 timebase-frequency = <0>; // from bootloader 35 bus-frequency = <0>; // from bootloader 36 clock-frequency = <0>; // from bootloader 42 reg = <0x00000000 0x08000000>; // 128MB at 0 49 reg = <0xe0005000 0x1000>; 50 interrupts = <77 0x8>; 53 ranges = <0x0 0x0 0xfc000000 0x04000000 [all …]
|
| H A D | mpc8315erdb.dts | 28 #size-cells = <0>; 30 PowerPC,8315@0 { 32 reg = <0x0>; 37 timebase-frequency = <0>; // from bootloader 38 bus-frequency = <0>; // from bootloader 39 clock-frequency = <0>; // from bootloader 45 reg = <0x00000000 0x08000000>; // 128MB at 0 52 reg = <0xe0005000 0x1000>; 53 interrupts = <77 0x8>; 59 ranges = <0x0 0x0 0xfe000000 0x00800000 [all …]
|
| /freebsd/sys/contrib/openzfs/module/icp/asm-x86_64/aes/ |
| H A D | aestab2.h | 50 0x00000001, 0x00000002, 0x00000004, 0x00000008, 51 0x00000010, 0x00000020, 0x00000040, 0x00000080, 52 0x0000001b, 0x00000036 58 0x00000063, 0x0000007c, 0x00000077, 0x0000007b, 59 0x000000f2, 0x0000006b, 0x0000006f, 0x000000c5, 60 0x00000030, 0x00000001, 0x00000067, 0x0000002b, 61 0x000000fe, 0x000000d7, 0x000000ab, 0x00000076, 62 0x000000ca, 0x00000082, 0x000000c9, 0x0000007d, 63 0x000000fa, 0x00000059, 0x00000047, 0x000000f0, 64 0x000000ad, 0x000000d4, 0x000000a2, 0x000000af, [all …]
|
| /freebsd/contrib/llvm-project/lldb/source/Plugins/Instruction/ARM64/ |
| H A D | EmulateInstructionARM64.cpp | 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 29 #define GPR_OFFSET_NAME(reg) 0 31 #define FPU_OFFSET_NAME(reg) 0 32 #define EXC_OFFSET_NAME(reg) 0 33 #define DBG_OFFSET_NAME(reg) 0 34 #define DBG_OFFSET_NAME(reg) 0 36 "na", nullptr, 8, 0, lldb::eEncodingUint, lldb::eFormatHex, \ 61 #define No_VFP 0 77 static inline bool IsZero(uint64_t x) { return x == 0; } in IsZero() 85 if (shift == 0) in LSL() [all …]
|
| /freebsd/tools/test/iconv/ref/ |
| H A D | UTF-32BE-rev | 1 0x00 = 0x00000000 2 0x01 = 0x01000000 3 0x02 = 0x02000000 4 0x03 = 0x03000000 5 0x04 = 0x04000000 6 0x05 = 0x05000000 7 0x06 = 0x06000000 8 0x07 = 0x07000000 9 0x08 = 0x08000000 10 0x09 = 0x09000000 [all …]
|
| /freebsd/sys/dev/qlnx/qlnxe/ |
| H A D | ecore_init_values.h | 35 0x00030003, 0xffff0000, /* if phase != 'engine', skip 3 ops (no DMAE) */ 36 0x00020002, 0x00020000, /* if mode != '!asic', skip 2 ops */ 37 0x0280c201, 0x00000000, /* write 0x0 to address 0x50184 */ 38 0x02810201, 0x00000000, /* write 0x0 to address 0x50204 */ 40 0x00110003, 0xffff0000, /* if phase != 'engine', skip 17 ops (no DMAE) */ 41 0x00030002, 0x00020000, /* if mode != '!asic', skip 3 ops */ 42 0x0048c201, 0x00000000, /* write 0x0 to address 0x9184 */ 43 0x0048d201, 0x00000000, /* write 0x0 to address 0x91a4 */ 44 0x004ba601, 0x00000001, /* write 0x1 to address 0x974c */ 45 0x00020002, 0x00be0000, /* if mode != '(!asic)&bb', skip 2 ops */ [all …]
|