Searched +full:0 +full:xae91000 (Results 1 – 10 of 10) sorted by relevance
| /linux/Documentation/devicetree/bindings/display/msm/ |
| H A D | qcom,glymur-mdss.yaml | 42 "^display-controller@[0-9a-f]+$": 49 "^displayport-controller@[0-9a-f]+$": 56 "^phy@[0-9a-f]+$": 79 reg = <0x0ae00000 0x1000>; 100 iommus = <&apps_smmu 0x1c00 0x2>; 111 reg = <0x0ae01000 0x8f000>, 112 <0x0aeb0000 0x2008>; 133 interrupts = <0>; 137 #size-cells = <0>; 139 port@0 { [all …]
|
| H A D | dp-controller.yaml | 96 - description: Display Port stream 0 Pixel clock 140 const: 0 142 vdda-0p9-supply: 150 port@0: 167 enum: [ 0, 1, 2, 3 ] 176 - port@0 323 reg = <0xae90000 0x200>, 324 <0xae90200 0x200>, 325 <0xae90400 0xc00>, 326 <0xae91000 0x400>, [all …]
|
| H A D | qcom,sc7180-mdss.yaml | 49 "^display-controller@[0-9a-f]+$": 57 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 101 reg = <0xae00000 0x1000>; 118 iommus = <&apps_smmu 0x800 0x2>; 123 reg = <0x0ae01000 0x8f000>, 124 <0x0aeb0000 0x2008>; 138 interrupts = <0>; 144 #size-cells = <0>; [all …]
|
| /linux/arch/arm64/boot/dts/qcom/ |
| H A D | sm6350.dtsi | 35 #clock-cells = <0>; 43 #clock-cells = <0>; 49 #size-cells = <0>; 51 cpu0: cpu@0 { 54 reg = <0x0 0x0>; 55 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 84 reg = <0x0 0x100>; 85 clocks = <&cpufreq_hw 0>; 90 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| H A D | sc8180x.dtsi | 32 #clock-cells = <0>; 38 #clock-cells = <0>; 46 #size-cells = <0>; 48 cpu0: cpu@0 { 51 reg = <0x0 0x0>; 55 qcom,freq-domain = <&cpufreq_hw 0>; 62 clocks = <&cpufreq_hw 0>; 80 reg = <0x0 0x100>; 84 qcom,freq-domain = <&cpufreq_hw 0>; 91 clocks = <&cpufreq_hw 0>; [all …]
|
| H A D | sm8350.dtsi | 40 #clock-cells = <0>; 48 #clock-cells = <0>; 54 #size-cells = <0>; 56 cpu0: cpu@0 { 59 reg = <0x0 0x0>; 60 clocks = <&cpufreq_hw 0>; 63 qcom,freq-domain = <&cpufreq_hw 0>; 83 reg = <0x0 0x100>; 84 clocks = <&cpufreq_hw 0>; 87 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| H A D | sm8450.dtsi | 40 #clock-cells = <0>; 46 #clock-cells = <0>; 53 #size-cells = <0>; 55 cpu0: cpu@0 { 58 reg = <0x0 0x0>; 63 qcom,freq-domain = <&cpufreq_hw 0>; 65 clocks = <&cpufreq_hw 0>; 82 reg = <0x0 0x100>; 87 qcom,freq-domain = <&cpufreq_hw 0>; 89 clocks = <&cpufreq_hw 0>; [all …]
|
| H A D | sc8280xp.dtsi | 34 #clock-cells = <0>; 39 #clock-cells = <0>; 46 #size-cells = <0>; 48 cpu0: cpu@0 { 51 reg = <0x0 0x0>; 52 clocks = <&cpufreq_hw 0>; 59 qcom,freq-domain = <&cpufreq_hw 0>; 79 reg = <0x0 0x100>; 80 clocks = <&cpufreq_hw 0>; 87 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| H A D | sm8550.dtsi | 40 #clock-cells = <0>; 45 #clock-cells = <0>; 49 #clock-cells = <0>; 57 #clock-cells = <0>; 67 #size-cells = <0>; 69 cpu0: cpu@0 { 72 reg = <0 0>; 73 clocks = <&cpufreq_hw 0>; 78 qcom,freq-domain = <&cpufreq_hw 0>; 98 reg = <0 0x100>; [all …]
|
| H A D | sm8250.dtsi | 81 #clock-cells = <0>; 89 #clock-cells = <0>; 95 #size-cells = <0>; 97 cpu0: cpu@0 { 100 reg = <0x0 0x0>; 101 clocks = <&cpufreq_hw 0>; 108 qcom,freq-domain = <&cpufreq_hw 0>; 110 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 116 cache-size = <0x20000>; 122 cache-size = <0x400000>; [all …]
|