Searched +full:0 +full:xae90200 (Results 1 – 8 of 8) sorted by relevance
/linux/Documentation/devicetree/bindings/display/msm/ |
H A D | qcom,x1e80100-mdss.yaml | 38 "^display-controller@[0-9a-f]+$": 45 "^displayport-controller@[0-9a-f]+$": 52 "^phy@[0-9a-f]+$": 74 reg = <0x0ae00000 0x1000>; 77 interconnects = <&mmss_noc MASTER_MDP 0 &gem_noc SLAVE_LLCC 0>, 78 <&mc_virt MASTER_LLCC 0 &mc_virt SLAVE_EBI1 0>, 79 <&gem_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_DISPLAY_CFG 0>; 95 iommus = <&apps_smmu 0x1c00 0x2>; 103 reg = <0x0ae01000 0x8f000>, 104 <0x0aeb0000 0x2008>; [all …]
|
H A D | qcom,sc7180-mdss.yaml | 49 "^display-controller@[0-9a-f]+$": 57 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 101 reg = <0xae00000 0x1000>; 118 iommus = <&apps_smmu 0x800 0x2>; 123 reg = <0x0ae01000 0x8f000>, 124 <0x0aeb0000 0x2008>; 138 interrupts = <0>; 144 #size-cells = <0>; [all …]
|
H A D | qcom,sc7280-mdss.yaml | 49 "^display-controller@[0-9a-f]+$": 57 "^displayport-controller@[0-9a-f]+$": 65 "^dsi@[0-9a-f]+$": 75 "^edp@[0-9a-f]+$": 83 "^phy@[0-9a-f]+$": 111 reg = <0xae00000 0x1000>; 130 iommus = <&apps_smmu 0x900 0x402>; 135 reg = <0x0ae01000 0x8f000>, 136 <0x0aeb0000 0x2008>; 154 interrupts = <0>; [all …]
|
H A D | qcom,sm7150-mdss.yaml | 52 "^display-controller@[0-9a-f]+$": 59 "^displayport-controller@[0-9a-f]+$": 66 "^dsi@[0-9a-f]+$": 75 "^phy@[0-9a-f]+$": 97 reg = <0x0ae00000 0x1000>; 125 iommus = <&apps_smmu 0x800 0x440>; 133 reg = <0x0ae01000 0x8f000>, 134 <0x0aeb0000 0x2008>; 157 interrupts = <0>; 161 #size-cells = <0>; [all …]
|
/linux/arch/arm64/boot/dts/qcom/ |
H A D | sm8350.dtsi | 38 #clock-cells = <0>; 46 #clock-cells = <0>; 52 #size-cells = <0>; 54 cpu0: cpu@0 { 57 reg = <0x0 0x0>; 58 clocks = <&cpufreq_hw 0>; 61 qcom,freq-domain = <&cpufreq_hw 0>; 81 reg = <0x0 0x100>; 82 clocks = <&cpufreq_hw 0>; 85 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm8150.dtsi | 34 #clock-cells = <0>; 41 #clock-cells = <0>; 49 #size-cells = <0>; 51 cpu0: cpu@0 { 54 reg = <0x0 0x0>; 55 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 62 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 83 reg = <0x0 0x100>; 84 clocks = <&cpufreq_hw 0>; [all …]
|
H A D | sm8550.dtsi | 38 #clock-cells = <0>; 43 #clock-cells = <0>; 47 #clock-cells = <0>; 55 #clock-cells = <0>; 65 #size-cells = <0>; 67 cpu0: cpu@0 { 70 reg = <0 0>; 71 clocks = <&cpufreq_hw 0>; 76 qcom,freq-domain = <&cpufreq_hw 0>; 96 reg = <0 0x100>; [all …]
|
H A D | sm8250.dtsi | 80 #clock-cells = <0>; 88 #clock-cells = <0>; 94 #size-cells = <0>; 96 cpu0: cpu@0 { 99 reg = <0x0 0x0>; 100 clocks = <&cpufreq_hw 0>; 107 qcom,freq-domain = <&cpufreq_hw 0>; 109 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 115 cache-size = <0x20000>; 121 cache-size = <0x400000>; [all …]
|