/freebsd/sys/contrib/device-tree/Bindings/pci/ |
H A D | ralink,rt3883-pci.txt | 38 address. The value must be 0. As such, 'interrupt-map' nodes do not 53 address. The value must be 0. 105 reg = <0x10140000 0x20000>; 114 #address-cells = <0>; 128 bus-range = <0 255>; 130 0x02000000 0 0x00000000 0x20000000 0 0x10000000 /* pci memory */ 131 0x01000000 0 0x00000000 0x10160000 0 0x00010000 /* io space */ 134 interrupt-map-mask = <0xf800 0 0 7>; 137 0x8800 0 0 1 &pciintc 18 138 0x8800 0 0 2 &pciintc 18 [all …]
|
/freebsd/sys/contrib/device-tree/src/powerpc/fsl/ |
H A D | mpc8544ds.dts | 16 reg = <0 0 0 0>; // Filled by U-Boot 20 reg = <0 0xe0005000 0 0x1000>; 22 ranges = <0x0 0x0 0x0 0xff800000 0x800000>; 26 ranges = <0x0 0x0 0xe0000000 0x100000>; 30 reg = <0 0xe0008000 0 0x1000>; 31 ranges = <0x2000000 0x0 0xc0000000 0 0xc0000000 0x0 0x20000000 32 0x1000000 0x0 0x00000000 0 0xe1000000 0x0 0x10000>; 34 interrupt-map-mask = <0xf800 0x0 0x0 0x7>; 37 /* IDSEL 0x11 J17 Slot 1 */ 38 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1 0 0 [all …]
|
H A D | mpc8541cds.dts | 29 #size-cells = <0>; 31 PowerPC,8541@0 { 33 reg = <0x0>; 36 d-cache-size = <0x8000>; // L1, 32K 37 i-cache-size = <0x8000>; // L1, 32K 38 timebase-frequency = <0>; // 33 MHz, from uboot 39 bus-frequency = <0>; // 166 MHz 40 clock-frequency = <0>; // 825 MHz, from uboot 47 reg = <0x0 0x8000000>; // 128M at 0x0 55 ranges = <0x0 0xe0000000 0x100000>; [all …]
|
H A D | mpc8555cds.dts | 29 #size-cells = <0>; 31 PowerPC,8555@0 { 33 reg = <0x0>; 36 d-cache-size = <0x8000>; // L1, 32K 37 i-cache-size = <0x8000>; // L1, 32K 38 timebase-frequency = <0>; // 33 MHz, from uboot 39 bus-frequency = <0>; // 166 MHz 40 clock-frequency = <0>; // 825 MHz, from uboot 47 reg = <0x0 0x8000000>; // 128M at 0x0 55 ranges = <0x0 0xe0000000 0x100000>; [all …]
|
H A D | mpc8560ads.dts | 30 #size-cells = <0>; 32 PowerPC,8560@0 { 34 reg = <0x0>; 37 d-cache-size = <0x8000>; // L1, 32K 38 i-cache-size = <0x8000>; // L1, 32K 47 reg = <0x0 0x10000000>; 55 ranges = <0x0 0xe0000000 0x100000>; 58 ecm-law@0 { 60 reg = <0x0 0x1000>; 66 reg = <0x1000 0x1000>; [all …]
|
H A D | mpc8641_hpcn_36b.dts | 18 reg = <0x0 0x00000000 0x0 0x40000000>; // 1G at 0x0 22 reg = <0x0f 0xffe05000 0x0 0x1000>; 24 ranges = <0 0 0xf 0xef800000 0x00800000 25 2 0 0xf 0xffdf8000 0x00008000 26 3 0 0xf 0xffdf0000 0x00008000>; 28 flash@0,0 { 30 reg = <0 0 0x00800000>; 35 partition@0 { 37 reg = <0x00000000 0x00300000>; 41 reg = <0x00300000 0x00100000>; [all …]
|
H A D | mpc8568mds.dts | 22 reg = <0x0 0x0 0x0 0x0>; 26 reg = <0x0 0xe0005000 0x0 0x1000>; 27 ranges = <0x0 0x0 0xfe000000 0x02000000 28 0x1 0x0 0xf8000000 0x00008000 29 0x2 0x0 0xf0000000 0x04000000 30 0x4 0x0 0xf8008000 0x00008000 31 0x5 0x0 0xf8010000 0x00008000>; 33 nor@0,0 { 37 reg = <0x0 0x0 0x02000000>; 42 bcsr@1,0 { [all …]
|
H A D | mpc8641_hpcn.dts | 16 reg = <0x00000000 0x40000000>; // 1G at 0x0 20 reg = <0xffe05000 0x1000>; 22 ranges = <0 0 0xef800000 0x00800000 23 2 0 0xffdf8000 0x00008000 24 3 0 0xffdf0000 0x00008000>; 26 flash@0,0 { 28 reg = <0 0 0x00800000>; 33 partition@0 { 35 reg = <0x00000000 0x00300000>; 39 reg = <0x00300000 0x00100000>; [all …]
|
H A D | mpc8540ads.dts | 29 #size-cells = <0>; 31 PowerPC,8540@0 { 33 reg = <0x0>; 36 d-cache-size = <0x8000>; // L1, 32K 37 i-cache-size = <0x8000>; // L1, 32K 38 timebase-frequency = <0>; // 33 MHz, from uboot 39 bus-frequency = <0>; // 166 MHz 40 clock-frequency = <0>; // 825 MHz, from uboot 47 reg = <0x0 0x8000000>; // 128M at 0x0 55 ranges = <0x0 0xe0000000 0x100000>; [all …]
|
H A D | mpc8572ds.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x8000000>; 44 partition@0 { 45 reg = <0x0 0x03000000>; 50 reg = <0x03000000 0x00e00000>; 56 reg = <0x03e00000 0x00200000>; 62 reg = <0x04000000 0x00400000>; 67 reg = <0x04400000 0x03b00000>; 72 reg = <0x07f00000 0x00060000>; 77 reg = <0x07f60000 0x00020000>; [all …]
|
/freebsd/sys/contrib/device-tree/src/powerpc/ |
H A D | mpc834x_mds.dts | 27 #size-cells = <0>; 29 PowerPC,8349@0 { 31 reg = <0x0>; 36 timebase-frequency = <0>; // from bootloader 37 bus-frequency = <0>; // from bootloader 38 clock-frequency = <0>; // from bootloader 44 reg = <0x00000000 0x10000000>; // 256MB at 0 49 reg = <0xe2400000 0x8000>; 57 ranges = <0x0 0xe0000000 0x00100000>; 58 reg = <0xe0000000 0x00000200>; [all …]
|
H A D | stxssa8555.dts | 30 #size-cells = <0>; 32 PowerPC,8555@0 { 34 reg = <0x0>; 37 d-cache-size = <0x8000>; // L1, 32K 38 i-cache-size = <0x8000>; // L1, 32K 39 timebase-frequency = <0>; // 33 MHz, from uboot 40 bus-frequency = <0>; // 166 MHz 41 clock-frequency = <0>; // 825 MHz, from uboot 48 reg = <0x00000000 0x10000000>; 56 ranges = <0x0 0xe0000000 0x100000>; [all …]
|
H A D | mpc832x_rdb.dts | 26 #size-cells = <0>; 28 PowerPC,8323@0 { 30 reg = <0x0>; 31 d-cache-line-size = <0x20>; // 32 bytes 32 i-cache-line-size = <0x20>; // 32 bytes 35 timebase-frequency = <0>; 36 bus-frequency = <0>; 37 clock-frequency = <0>; 43 reg = <0x00000000 0x04000000>; 51 ranges = <0x0 0xe0000000 0x00100000>; [all …]
|
H A D | mpc8379_mds.dts | 26 #size-cells = <0>; 28 PowerPC,8379@0 { 30 reg = <0x0>; 35 timebase-frequency = <0>; 36 bus-frequency = <0>; 37 clock-frequency = <0>; 43 reg = <0x00000000 0x20000000>; // 512MB at 0 50 reg = <0xe0005000 0x1000>; 51 interrupts = <77 0x8>; 55 ranges = <0 0x0 0xfe000000 0x02000000 [all …]
|
H A D | mpc8378_mds.dts | 28 #size-cells = <0>; 30 PowerPC,8378@0 { 32 reg = <0x0>; 37 timebase-frequency = <0>; 38 bus-frequency = <0>; 39 clock-frequency = <0>; 45 reg = <0x00000000 0x20000000>; // 512MB at 0 52 reg = <0xe0005000 0x1000>; 53 interrupts = <77 0x8>; 57 ranges = <0 0x0 0xfe000000 0x02000000 [all …]
|
H A D | mpc832x_mds.dts | 39 #size-cells = <0>; 41 PowerPC,8323@0 { 43 reg = <0x0>; 48 timebase-frequency = <0>; 49 bus-frequency = <0>; 50 clock-frequency = <0>; 56 reg = <0x00000000 0x08000000>; 61 reg = <0xf8000000 0x8000>; 69 ranges = <0x0 0xe0000000 0x00100000>; 70 reg = <0xe0000000 0x00000200>; [all …]
|
H A D | mpc8610_hpcd.dts | 26 #size-cells = <0>; 28 PowerPC,8610@0 { 30 reg = <0>; 35 sleep = <&pmc 0x00008000 0 // core 36 &pmc 0x00004000 0>; // timebase 37 timebase-frequency = <0>; // From uboot 38 bus-frequency = <0>; // From uboot 39 clock-frequency = <0>; // From uboot 45 reg = <0x00000000 0x20000000>; // 512M at 0x0 52 reg = <0xe0005000 0x1000>; [all …]
|
H A D | mpc8377_mds.dts | 28 #size-cells = <0>; 30 PowerPC,8377@0 { 32 reg = <0x0>; 37 timebase-frequency = <0>; 38 bus-frequency = <0>; 39 clock-frequency = <0>; 45 reg = <0x00000000 0x20000000>; // 512MB at 0 52 reg = <0xe0005000 0x1000>; 53 interrupts = <77 0x8>; 57 ranges = <0 0x0 0xfe000000 0x02000000 [all …]
|
H A D | mpc836x_mds.dts | 31 #size-cells = <0>; 33 PowerPC,8360@0 { 35 reg = <0x0>; 48 reg = <0x00000000 0x10000000>; 56 reg = <0xe0005000 0xd8>; 57 ranges = <0 0 0xfe000000 0x02000000 58 1 0 0xf8000000 0x00008000>; 60 flash@0,0 { 62 reg = <0 0 0x2000000>; 67 bcsr@1,0 { [all …]
|
/freebsd/sys/dev/syscons/ |
H A D | scvgarndr.c | 54 #define SC_RENDER_DEBUG 0 108 RENDERER(mda, 0, txtrndrsw, vga_set); 109 RENDERER(cga, 0, txtrndrsw, vga_set); 110 RENDERER(ega, 0, txtrndrsw, vga_set); 111 RENDERER(vga, 0, txtrndrsw, vga_set); 161 0xC000, 0xA000, 0x9000, 0x8800, 0x8400, 0x8200, 0x8100, 0x8200, 162 0x8400, 0x8400, 0x8400, 0x9200, 0xB200, 0xA900, 0xC900, 0x8600, }, { 163 0x0000, 0x4000, 0x6000, 0x7000, 0x7800, 0x7C00, 0x7E00, 0x7C00, 164 0x7800, 0x7800, 0x7800, 0x6C00, 0x4C00, 0x4600, 0x0600, 0x0000, }, 169 0xC000, 0xA000, 0x9000, 0x8800, 0x8400, 0x8200, 0x8100, 0x8700, [all …]
|
/freebsd/sys/dts/powerpc/ |
H A D | mpc8555cds.dts | 80 #size-cells = <0>; 82 PowerPC,8555@0 { 84 reg = <0x0>; 87 d-cache-size = <0x8000>; // L1, 32K 88 i-cache-size = <0x8000>; // L1, 32K 89 timebase-frequency = <0>; // 33 MHz, from uboot 90 bus-frequency = <0>; // 166 MHz 91 clock-frequency = <0>; // 825 MHz, from uboot 98 reg = <0x0 0x10000000>; // 256M at 0x0 105 reg = <0xe0005000 0x1000>; [all …]
|
/freebsd/stand/i386/zfsboot/ |
H A D | zfsldr.S | 17 .set MEM_ARG,0x900 # Arguments 18 .set MEM_ORG,0x7c00 # Origin 19 .set MEM_BUF,0x8000 # Load area 20 .set MEM_BTX,0x9000 # BTX start 21 .set MEM_JMP,0x9010 # BTX entry point 22 .set MEM_USR,0xa000 # Client start 23 .set BDA_BOOT,0x472 # Boot howto flag 26 .set PRT_OFF,0x1be # Partition offset 27 .set PRT_NUM,0x4 # Partitions 28 .set PRT_BSD,0xa5 # Partition type [all …]
|
/freebsd/stand/i386/btx/btx/ |
H A D | Makefile | 8 BOOT_BTX_FLAGS=0x1 10 BOOT_BTX_FLAGS=0x0 17 BOOT_COMCONSOLE_PORT?= 0x3f8 19 B2SIOFMT?= 0x3 25 ORG= 0x9000
|
/freebsd/sys/contrib/device-tree/src/arm64/exynos/ |
H A D | exynos850.dtsi | 52 #clock-cells = <0>; 57 #size-cells = <0>; 91 cpu0: cpu@0 { 94 reg = <0x0>; 102 reg = <0x1>; 108 reg = <0x2>; 114 reg = <0x3>; 120 reg = <0x100>; 128 reg = <0x101>; 134 reg = <0x102>; [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/clock/ |
H A D | qcom,msm8998-gpucc.yaml | 52 reg = <0x05065000 0x9000>;
|