Searched +full:0 +full:x7000a000 (Results  1 – 8 of 8) sorted by relevance
| /linux/Documentation/devicetree/bindings/pwm/ | 
| H A D | nvidia,tegra20-pwm.yaml | 60   pinctrl-0:90         reg = <0x7000a000 0x100>;
 
 | 
| /linux/arch/sparc/include/asm/ | 
| H A D | fbio.h | 10 #define CG6_FBC    0x7000000011 #define CG6_TEC    0x70001000
 12 #define CG6_BTREGS 0x70002000
 13 #define CG6_FHC    0x70004000
 14 #define CG6_THC    0x70005000
 15 #define CG6_ROM    0x70006000
 16 #define CG6_RAM    0x70016000
 17 #define CG6_DHC    0x80000000
 19 #define CG3_MMAP_OFFSET 0x4000000
 22 #define TCX_RAM8BIT   		0x00000000
 [all …]
 
 | 
| /linux/arch/m68k/include/asm/ | 
| H A D | fbio.h | 13 #define FBTYPE_SUN1BW           0   /* mono */58 #define FBIOGTYPE _IOR('F', 0, struct fbtype)
 61         int             index;          /* first element (0 origin) */
 124 #define FB_WID_SHARED_8		0
 196 #define FB_CLUT_WAIT	0x00000001	/* Not yet implemented */
 225 #define CG6_FBC    0x70000000
 226 #define CG6_TEC    0x70001000
 227 #define CG6_BTREGS 0x70002000
 228 #define CG6_FHC    0x70004000
 229 #define CG6_THC    0x70005000
 [all …]
 
 | 
| /linux/arch/arm/boot/dts/nvidia/ | 
| H A D | tegra20.dtsi | 17 	memory@0 {19 		reg = <0 0>;
 24 		reg = <0x40000000 0x40000>;
 27 		ranges = <0 0x40000000 0x40000>;
 30 			reg = <0x400 0x3fc00>;
 37 		reg = <0x50000000 0x00024000>;
 51 		ranges = <0x54000000 0x54000000 0x04000000>;
 55 			reg = <0x54040000 0x00040000>;
 67 			reg = <0x54080000 0x00040000>;
 79 			reg = <0x540c0000 0x00040000>;
 [all …]
 
 | 
| H A D | tegra30.dtsi | 20 		reg = <0x80000000 0x0>;26 		reg = <0x00003000 0x00000800>, /* PADS registers */
 27 		      <0x00003800 0x00000200>, /* AFI registers */
 28 		      <0x10000000 0x10000000>; /* configuration space */
 35 		interrupt-map-mask = <0 0 0 0>;
 36 		interrupt-map = <0 0 0 0 &intc GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
 38 		bus-range = <0x00 0xff>;
 42 		ranges = <0x02000000 0 0x00000000 0x00000000 0 0x00001000>, /* port 0 configuration space */
 43 			 <0x02000000 0 0x00001000 0x00001000 0 0x00001000>, /* port 1 configuration space */
 44 			 <0x02000000 0 0x00004000 0x00004000 0 0x00001000>, /* port 2 configuration space */
 [all …]
 
 | 
| H A D | tegra124.dtsi | 21 		reg = <0x0 0x80000000 0x0 0x0>;27 		reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */
 28 		      <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */
 29 		      <0x0 0x02000000 0x0 0x10000000>; /* configuration space */
 36 		interrupt-map-mask = <0 0 0 0>;
 37 		interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
 39 		bus-range = <0x00 0xff>;
 43 		ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */
 44 			 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */
 45 			 <0x01000000 0 0x0        0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */
 [all …]
 
 | 
| /linux/arch/arm64/boot/dts/nvidia/ | 
| H A D | tegra132.dtsi | 22 		reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */23 		      <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */
 24 		      <0x0 0x02000000 0x0 0x10000000>; /* configuration space */
 31 		interrupt-map-mask = <0 0 0 0>;
 32 		interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
 34 		bus-range = <0x00 0xff>;
 38 		ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */
 39 			 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */
 40 			 <0x01000000 0 0x0        0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */
 41 			 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */
 [all …]
 
 | 
| H A D | tegra210.dtsi | 21 		reg = <0x0 0x01003000 0x0 0x00000800>, /* PADS registers */22 		      <0x0 0x01003800 0x0 0x00000800>, /* AFI registers */
 23 		      <0x0 0x02000000 0x0 0x10000000>; /* configuration space */
 30 		interrupt-map-mask = <0 0 0 0>;
 31 		interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
 33 		bus-range = <0x00 0xff>;
 37 		ranges = <0x02000000 0 0x01000000 0x0 0x01000000 0 0x00001000>, /* port 0 configuration space */
 38 			 <0x02000000 0 0x01001000 0x0 0x01001000 0 0x00001000>, /* port 1 configuration space */
 39 			 <0x01000000 0 0x0        0x0 0x12000000 0 0x00010000>, /* downstream I/O (64 KiB) */
 40 			 <0x02000000 0 0x13000000 0x0 0x13000000 0 0x0d000000>, /* non-prefetchable memory (208 MiB) */
 [all …]
 
 |