/freebsd/sys/contrib/device-tree/Bindings/pci/ |
H A D | faraday,ftpci100.txt | 9 The host controller appear on the PCI bus with vendor ID 0x159b (Faraday 10 Technology) and product ID 0x4321. 23 - bus-range: set to <0x00 0xff> 45 - #address-cells: set to <0> 64 interrupt-map-mask = <0xf800 0 0 7>; 66 <0x4800 0 0 1 &pci_intc 0>, /* Slot 9 */ 67 <0x4800 0 0 2 &pci_intc 1>, 68 <0x4800 0 0 3 &pci_intc 2>, 69 <0x4800 0 0 4 &pci_intc 3>, 70 <0x5000 0 0 1 &pci_intc 1>, /* Slot 10 */ [all …]
|
H A D | faraday,ftpci100.yaml | 18 The host controller appear on the PCI bus with vendor ID 0x159b (Faraday 19 Technology) and product ID 0x4321. 34 interrupt-map-mask = <0xf800 0 0 7>; 36 <0x4800 0 0 1 &pci_intc 0>, /* Slot 9 */ 37 <0x4800 0 0 2 &pci_intc 1>, 38 <0x4800 0 0 3 &pci_intc 2>, 39 <0x4800 0 0 4 &pci_intc 3>, 40 <0x5000 0 0 1 &pci_intc 1>, /* Slot 10 */ 41 <0x5000 0 0 2 &pci_intc 2>, 42 <0x5000 0 0 3 &pci_intc 3>, [all …]
|
H A D | v3-v360epc-pci.txt | 18 each be exactly 256MB (0x10000000) in size. 38 reg = <0x62000000 0x10000>, <0x61000000 0x01000000>; 42 bus-range = <0x00 0xff>; 43 ranges = 0x01000000 0 0x00000000 /* I/O space @00000000 */ 44 0x60000000 0 0x01000000 /* 16 MiB @ LB 60000000 */ 45 0x02000000 0 0x40000000 /* non-prefectable memory @40000000 */ 46 0x40000000 0 0x10000000 /* 256 MiB @ LB 40000000 1:1 */ 47 0x42000000 0 0x50000000 /* prefetchable memory @50000000 */ 48 0x50000000 0 0x10000000>; /* 256 MiB @ LB 50000000 1:1 */ 49 dma-ranges = <0x02000000 0 0x20000000 /* EBI memory space */ [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/intel/ixp/ |
H A D | intel-ixp42x-ixdpg425.dts | 26 memory@0 { 29 reg = <0x00000000 0x02000000>; 43 flash@0,0 { 50 reg = <0 0x00000000 0x1000000>; 58 fis-index-block = <0x7f>; 72 interrupt-map-mask = <0xf800 0 0 7>; 75 <0x6000 0 0 1 &gpio0 7 IRQ_TYPE_LEVEL_LOW>, /* INT A on slot 12 is irq 7 */ 76 <0x6000 0 0 2 &gpio0 7 IRQ_TYPE_LEVEL_LOW>, /* INT B on slot 12 is irq 7 */ 77 <0x6000 0 0 3 &gpio0 7 IRQ_TYPE_LEVEL_LOW>, /* INT C on slot 12 is irq 7 */ 78 <0x6000 0 0 4 &gpio0 7 IRQ_TYPE_LEVEL_LOW>, /* INT D on slot 12 is irq 7 */ [all …]
|
H A D | intel-ixp42x-freecom-fsg-3.dts | 19 memory@0 { 22 reg = <0x00000000 0x4000000>; 65 #size-cells = <0>; 76 reg = <0x28>; 80 reg = <0x6f>; 86 flash@0,0 { 92 reg = <0 0x0000000 [all...] |
H A D | intel-ixp42x-goramo-multilink.dts | 25 memory@0 { 31 reg = <0x00000000 0x4000000>; 53 cp-gpios = <&gpio0 0 GPIO_ACTIVE_HIGH>; 68 flash@0,0 { 74 reg = <0 0x00000000 0x1000000>; 78 /* Eraseblock at 0x0fe000 [all...] |
/freebsd/sys/contrib/device-tree/src/powerpc/ |
H A D | kuroboxHD.dts | 37 #size-cells = <0>; 41 reg = <0x0>; 44 bus-frequency = <0>; /* Fixed by bootloader */ 46 i-cache-size = <0x4000>; 47 d-cache-size = <0x4000>; 53 reg = <0x0 0x4000000>; 61 store-gathering = <0>; /* 0 == off, !0 == on */ 62 reg = <0x80000000 0x100000>; 63 ranges = <0x80000000 0x80000000 0x70000000 /* pci mem space */ 64 0xfc000000 0xfc000000 0x100000 /* EUMB */ [all …]
|
H A D | kuroboxHG.dts | 37 #size-cells = <0>; 41 reg = <0x0>; 44 bus-frequency = <0>; /* Fixed by bootloader */ 46 i-cache-size = <0x4000>; 47 d-cache-size = <0x4000>; 53 reg = <0x0 0x8000000>; 61 store-gathering = <0>; /* 0 == off, !0 == on */ 62 reg = <0x80000000 0x100000>; 63 ranges = <0x80000000 0x80000000 0x70000000 /* pci mem space */ 64 0xfc000000 0xfc000000 0x100000 /* EUMB */ [all …]
|
H A D | stx_gp3_8560.dts | 27 #size-cells = <0>; 29 PowerPC,8560@0 { 31 reg = <0>; 36 timebase-frequency = <0>; 37 bus-frequency = <0>; 38 clock-frequency = <0>; 45 reg = <0x00000000 0x10000000>; 52 ranges = <0 0xfdf00000 0x100000>; 53 bus-frequency = <0>; 56 ecm-law@0 { [all …]
|
H A D | mpc7448hpc2.dts | 29 #size-cells =<0>; 31 PowerPC,7448@0 { 33 reg = <0x0>; 36 d-cache-size = <0x8000>; // L1, 32K bytes 37 i-cache-size = <0x8000>; // L1, 32K bytes 38 timebase-frequency = <0>; // 33 MHz, from uboot 39 clock-frequency = <0>; // From U-Boot 40 bus-frequency = <0>; // From U-Boot 46 reg = <0x0 0x20000000 // DDR2 512M at 0 54 ranges = <0x0 0xc0000000 0x10000>; [all …]
|
/freebsd/sys/dev/qcom_gcc/ |
H A D | qcom_gcc_ipq4018_clock.c | 71 .clkdef.parent_cnt = 0, \ 82 .clkdef.parent_cnt = 0, \ 207 F_FEPLL(GCC_FEPLL_VCO, "gcc_fepll_vco", "xo", 0x2f020, 16, 8, 24, 5), 208 F_FEPLL(GCC_APSS_DDRPLL_VCO, "gcc_apps_ddrpll_vco", "xo", 0x2e020, 219 { 384000000, "gcc_apps_ddrpll_vco", 0xd, 0, 0 }, 220 { 413000000, "gcc_apps_ddrpll_vco", 0xc, 0, 0 }, 221 { 448000000, "gcc_apps_ddrpll_vco", 0xb, 0, 0 }, 222 { 488000000, "gcc_apps_ddrpll_vco", 0xa, 0, 0 }, 223 { 512000000, "gcc_apps_ddrpll_vco", 0x9, 0, 0 }, 224 { 537000000, "gcc_apps_ddrpll_vco", 0x8, 0, 0 }, [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/arm/ |
H A D | integratorap.dts | 17 #size-cells = <0>; 19 cpu@0 { 28 reg = <0>; 37 operating-points = <71000 0 38 66000 0 39 60000 0 40 48000 0 41 36000 0 42 24000 0 43 12000 0>; [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/net/ |
H A D | nixge.txt | 27 reg = <0x40000000 0x4000 28 0x41002000 0x2000>; 34 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>, <0 30 IRQ_TYPE_LEVEL_HIGH>; 52 reg = <0x40000000 0x6000>; 57 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>, <0 30 IRQ_TYPE_LEVEL_HIGH>; 68 reg = <0x40000000 0x6000>; 73 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>, <0 30 IRQ_TYPE_LEVEL_HIGH>;
|
/freebsd/sys/contrib/device-tree/src/powerpc/fsl/ |
H A D | mpc8548cds.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x01000000>; 44 partition@0 { 45 reg = <0x0 0x0b00000>; 50 reg = <0x0b00000 0x0400000>; 55 reg = <0x0f00000 0x060000>; 60 reg = <0x0f60000 0x020000>; 66 reg = <0x0f80000 0x080000>; 72 board-control@1,0 { 74 reg = <0x1 0x0 0x1000>; [all …]
|
H A D | t1024si-post.dtsi | 48 ranges = <0x0 0xf 0xfe140000 0x40000>; 49 reg = <0xf 0xfe140000 0 0x480>; 52 brg-frequency = <0>; 53 bus-frequency = <0>; 60 reg = <0x180000 1000>; 61 interrupts = <74 2 0 0>; 69 #address-cells = <0>; 71 reg = <0x80 0x80>; 72 interrupts = <95 2 0 0 94 2 0 0>; //high:79 low:78 77 reg = <0x2000 0x200>; [all …]
|
H A D | mpc8540ads.dts | 29 #size-cells = <0>; 31 PowerPC,8540@0 { 33 reg = <0x0>; 36 d-cache-size = <0x8000>; // L1, 32K 37 i-cache-size = <0x8000>; // L1, 32K 38 timebase-frequency = <0>; // 33 MHz, from uboot 39 bus-frequency = <0>; // 166 MHz 40 clock-frequency = <0>; // 825 MHz, from uboot 47 reg = <0x0 0x8000000>; // 128M at 0x0 55 ranges = <0x0 0xe0000000 0x100000>; [all …]
|
H A D | mpc8560ads.dts | 30 #size-cells = <0>; 32 PowerPC,8560@0 { 34 reg = <0x0>; 37 d-cache-size = <0x8000>; // L1, 32K 38 i-cache-size = <0x8000>; // L1, 32K 47 reg = <0x0 0x10000000>; 55 ranges = <0x0 0xe0000000 0x100000>; 58 ecm-law@0 { 60 reg = <0x0 0x1000>; 66 reg = <0x1000 0x1000>; [all …]
|
/freebsd/sys/dev/mii/ |
H A D | jmphyreg.h | 38 #define JMPHY_SSR 0x11 39 #define JMPHY_SSR_SPEED_1000 0x8000 40 #define JMPHY_SSR_SPEED_100 0x4000 41 #define JMPHY_SSR_SPEED_10 0x0000 42 #define JMPHY_SSR_SPEED_MASK 0xC000 43 #define JMPHY_SSR_DUPLEX 0x2000 44 #define JMPHY_SSR_SPD_DPLX_RESOLVED 0x0800 45 #define JMPHY_SSR_LINK_UP 0x0400 46 #define JMPHY_SSR_MDI_XOVER 0x0040 47 #define JMPHY_SSR_INV_POLARITY 0x0002 [all …]
|
H A D | ip1000phyreg.h | 38 #define IP1000PHY_MII_BMCR 0x00 39 #define IP1000PHY_BMCR_FDX 0x0100 40 #define IP1000PHY_BMCR_STARTNEG 0x0200 41 #define IP1000PHY_BMCR_ISO 0x0400 42 #define IP1000PHY_BMCR_PDOWN 0x0800 43 #define IP1000PHY_BMCR_AUTOEN 0x1000 44 #define IP1000PHY_BMCR_LOOP 0x4000 45 #define IP1000PHY_BMCR_RESET 0x8000 47 #define IP1000PHY_BMCR_10 0x0000 48 #define IP1000PHY_BMCR_100 0x2000 [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/gemini/ |
H A D | gemini.dtsi | 23 pinctrl-0 = <&pflash_default_pins>; 31 reg = <0x40000000 0x1000>; 39 offset = <0x0c>; 41 mask = <0xC0000000>; 49 pinctrl-0 = <&dram_default_pins>, <&system_default_pins>, 159 reg = <0x41000000 0x1000>; 168 reg = <0x42000000 0x100>; 173 pinctrl-0 = <&uart_default_pins>; 179 reg = <0x43000000 0x1000>; 193 reg = <0x45000000 0x100>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/broadcom/ |
H A D | bcm7445.dtsi | 17 #size-cells = <0>; 19 cpu@0 { 23 reg = <0>; 50 reg = <0x00 0xffd01000 0x00 0x1000>, 51 <0x00 0xffd02000 0x00 0x2000>, 52 <0x00 0xffd04000 0x00 0x2000>, 53 <0x00 0xffd06000 0x00 0x2000>; 70 ranges = <0 0x00 0xf0000000 0x1000000>; 74 reg = <0x40ab00 0x20>; 84 reg = <0x404000 0x51c>; [all …]
|
/freebsd/sys/dev/syscons/ |
H A D | scvgarndr.c | 54 #define SC_RENDER_DEBUG 0 108 RENDERER(mda, 0, txtrndrsw, vga_set); 109 RENDERER(cga, 0, txtrndrsw, vga_set); 110 RENDERER(ega, 0, txtrndrsw, vga_set); 111 RENDERER(vga, 0, txtrndrsw, vga_set); 161 0xC000, 0xA000, 0x9000, 0x8800, 0x8400, 0x8200, 0x8100, 0x8200, 162 0x8400, 0x8400, 0x8400, 0x9200, 0xB200, 0xA900, 0xC900, 0x8600, }, { 163 0x0000, 0x4000, 0x6000, 0x7000, 0x7800, 0x7C00, 0x7E00, 0x7C00, 164 0x7800, 0x7800, 0x7800, 0x6C00, 0x4C00, 0x4600, 0x0600, 0x0000, }, 169 0xC000, 0xA000, 0x9000, 0x8800, 0x8400, 0x8200, 0x8100, 0x8700, [all …]
|
/freebsd/sys/dev/qat/include/common/ |
H A D | adf_gen4_hw_data.h | 9 #define ADF_BANK_INT_SRC_SEL_MASK 0x44UL 10 #define ADF_RING_CSR_RING_CONFIG 0x1000 11 #define ADF_RING_CSR_RING_LBASE 0x1040 12 #define ADF_RING_CSR_RING_UBASE 0x1080 13 #define ADF_RING_CSR_RING_HEAD 0x0C0 14 #define ADF_RING_CSR_RING_TAIL 0x100 15 #define ADF_RING_CSR_E_STAT 0x14C 16 #define ADF_RING_CSR_INT_FLAG 0x170 17 #define ADF_RING_CSR_INT_SRCSEL 0x174 18 #define ADF_RING_CSR_INT_COL_CTL 0x180 [all …]
|
/freebsd/sys/contrib/device-tree/Bindings/watchdog/ |
H A D | mstar,msc313e-wdt.yaml | 10 - Daniel Palmer <daniel@0x0f.com> 38 reg = <0x6000 0x1f>;
|
/freebsd/sys/contrib/device-tree/Bindings/crypto/ |
H A D | qcom-qce.txt | 18 reg = <0xfd45a000 0x6000>;
|