Searched +full:0 +full:x54006800 (Results 1 – 9 of 9) sorted by relevance
/linux/Documentation/devicetree/bindings/serial/ |
H A D | socionext,uniphier-uart.yaml | 48 reg = <0x54006800 0x40>; 49 interrupts = <0 33 4>;
|
/linux/arch/arm/boot/dts/socionext/ |
H A D | uniphier-ld4.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 23 reg = <0>; 37 #clock-cells = <0>; 42 #clock-cells = <0>; 57 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 58 <0x506c0000 0x400>; 71 reg = <0x54006000 0x100>; 73 #size-cells = <0>; 76 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
H A D | uniphier-sld8.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 23 reg = <0>; 37 #clock-cells = <0>; 42 #clock-cells = <0>; 57 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 58 <0x506c0000 0x400>; 71 reg = <0x54006000 0x100>; 73 #size-cells = <0>; 76 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
H A D | uniphier-pro4.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 23 reg = <0>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 65 reg = <0x500c0000 0x2000>, <0x503c0100 0x4>, 66 <0x506c0000 0x400>; 79 reg = <0x54006000 0x100>; 81 #size-cells = <0>; 84 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
H A D | uniphier-pro5.dtsi | 17 #size-cells = <0>; 19 cpu@0 { 22 reg = <0>; 118 #clock-cells = <0>; 123 #clock-cells = <0>; 138 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, 139 <0x506c0000 0x400>; 152 reg = <0x500c8000 0x2000>, <0x503c8100 0x8>, 153 <0x506c8000 0x400>; 166 reg = <0x54006000 0x100>; [all …]
|
H A D | uniphier-pxs2.dtsi | 19 #size-cells = <0>; 21 cpu0: cpu@0 { 24 reg = <0>; 112 #clock-cells = <0>; 117 #clock-cells = <0>; 163 reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, 164 <0x506c0000 0x400>; 179 reg = <0x54006000 0x100>; 181 #size-cells = <0>; 184 pinctrl-0 = <&pinctrl_spi0>; [all …]
|
/linux/arch/arm64/boot/dts/socionext/ |
H A D | uniphier-ld11.dtsi | 20 #size-cells = <0>; 33 cpu0: cpu@0 { 36 reg = <0 0x000>; 46 reg = <0 0x001>; 102 #clock-cells = <0>; 126 reg = <0x0 0x81000000 0x0 0x01000000>; 131 soc@0 { 135 ranges = <0 0 0 0xffffffff>; 140 reg = <0x54006000 0x100>; 142 #size-cells = <0>; [all …]
|
H A D | uniphier-pxs3.dtsi | 21 #size-cells = <0>; 40 cpu0: cpu@0 { 43 reg = <0 0x000>; 54 reg = <0 0x001>; 65 reg = <0 0x002>; 76 reg = <0 0x003>; 137 #clock-cells = <0>; 192 reg = <0x0 0x81000000 0x0 0x01000000>; 197 soc@0 { 201 ranges = <0 0 0 0xffffffff>; [all …]
|
H A D | uniphier-ld20.dtsi | 21 #size-cells = <0>; 43 cpu0: cpu@0 { 46 reg = <0 0x000>; 57 reg = <0 0x001>; 68 reg = <0 0x100>; 79 reg = <0 0x101>; 100 cluster0_opp: opp-table-0 { 184 #clock-cells = <0>; 239 reg = <0x0 0x81000000 0x0 0x01000000>; 244 soc@0 { [all …]
|