| /freebsd/crypto/heimdal/lib/asn1/ |
| H A D | rfc2459.asn1 | 9 rfc3280_version_1(0), 105 iso(1) identified-organization(3) certicom(132) 0 8 } 108 iso(1) identified-organization(3) certicom(132) 0 30 } 120 id-x520-at OBJECT IDENTIFIER ::= { joint-iso-ccitt(2) ds(5) 4 } 122 id-at-commonName OBJECT IDENTIFIER ::= { id-x520-at 3 } 123 id-at-surname OBJECT IDENTIFIER ::= { id-x520-at 4 } 124 id-at-serialNumber OBJECT IDENTIFIER ::= { id-x520-at 5 } 125 id-at-countryName OBJECT IDENTIFIER ::= { id-x520-at 6 } 126 id-at-localityName OBJECT IDENTIFIER ::= { id-x520-at 7 } 127 id-at-stateOrProvinceName OBJECT IDENTIFIER ::= { id-x520-at 8 } [all …]
|
| /freebsd/sys/contrib/device-tree/src/powerpc/ |
| H A D | xpedite5200.dts | 30 #size-cells = <0>; 32 PowerPC,8548@0 { 34 reg = <0>; 37 d-cache-size = <0x8000>; // L1, 32K 38 i-cache-size = <0x8000>; // L1, 32K 45 reg = <0x0 0x0>; // Filled in by U-Boot 52 ranges = <0x0 0xef000000 0x100000>; 53 bus-frequency = <0>; 56 ecm-law@0 { 58 reg = <0x0 0x1000>; [all …]
|
| H A D | tqm8548-bigflash.dts | 31 #size-cells = <0>; 33 PowerPC,8548@0 { 35 reg = <0>; 38 d-cache-size = <0x8000>; // L1, 32K 39 i-cache-size = <0x8000>; // L1, 32K 46 reg = <0x00000000 0x00000000>; // Filled in by U-Boot 53 ranges = <0x0 0xa0000000 0x100000>; 54 bus-frequency = <0>; 57 ecm-law@0 { 59 reg = <0x0 0x1000>; [all …]
|
| H A D | tqm8548.dts | 31 #size-cells = <0>; 33 PowerPC,8548@0 { 35 reg = <0>; 38 d-cache-size = <0x8000>; // L1, 32K 39 i-cache-size = <0x8000>; // L1, 32K 46 reg = <0x00000000 0x00000000>; // Filled in by U-Boot 53 ranges = <0x0 0xe0000000 0x100000>; 54 bus-frequency = <0>; 57 ecm-law@0 { 59 reg = <0x0 0x1000>; [all …]
|
| H A D | xpedite5200_xmon.dts | 18 boot-bank = <0x0>; 34 #size-cells = <0>; 36 PowerPC,8548@0 { 38 reg = <0>; 41 d-cache-size = <0x8000>; // L1, 32K 42 i-cache-size = <0x8000>; // L1, 32K 49 reg = <0x0 0x0>; // Filled in by boot loader 56 ranges = <0x0 0xef000000 0x100000>; 57 bus-frequency = <0>; 60 ecm-law@0 { [all …]
|
| H A D | tqm8540.dts | 29 #size-cells = <0>; 31 PowerPC,8540@0 { 33 reg = <0>; 38 timebase-frequency = <0>; 39 bus-frequency = <0>; 40 clock-frequency = <0>; 47 reg = <0x00000000 0x10000000>; 54 ranges = <0x0 0xe0000000 0x100000>; 55 bus-frequency = <0>; 58 ecm-law@0 { [all …]
|
| H A D | xcalibur1501.dts | 28 #size-cells = <0>; 30 PowerPC,8572@0 { 32 reg = <0x0>; 35 d-cache-size = <0x8000>; // L1, 32K 36 i-cache-size = <0x8000>; // L1, 32K 37 timebase-frequency = <0>; 38 bus-frequency = <0>; 39 clock-frequency = <0>; 45 reg = <0x1>; 48 d-cache-size = <0x8000>; // L1, 32K [all …]
|
| H A D | mpc8308rdb.dts | 26 #size-cells = <0>; 28 PowerPC,8308@0 { 30 reg = <0x0>; 35 timebase-frequency = <0>; // from bootloader 36 bus-frequency = <0>; // from bootloader 37 clock-frequency = <0>; // from bootloader 43 reg = <0x00000000 0x08000000>; // 128MB at 0 50 reg = <0xe0005000 0x1000>; 51 interrupts = <77 0x8>; 57 ranges = <0x0 0x0 0xfe000000 0x00800000 [all …]
|
| H A D | mpc8308_p1m.dts | 25 #size-cells = <0>; 27 PowerPC,8308@0 { 29 reg = <0x0>; 34 timebase-frequency = <0>; // from bootloader 35 bus-frequency = <0>; // from bootloader 36 clock-frequency = <0>; // from bootloader 42 reg = <0x00000000 0x08000000>; // 128MB at 0 49 reg = <0xe0005000 0x1000>; 50 interrupts = <77 0x8>; 53 ranges = <0x0 0x0 0xfc000000 0x04000000 [all …]
|
| H A D | stx_gp3_8560.dts | 27 #size-cells = <0>; 29 PowerPC,8560@0 { 31 reg = <0>; 36 timebase-frequency = <0>; 37 bus-frequency = <0>; 38 clock-frequency = <0>; 45 reg = <0x00000000 0x10000000>; 52 ranges = <0 0xfdf00000 0x100000>; 53 bus-frequency = <0>; 56 ecm-law@0 { [all …]
|
| H A D | asp834x-redboot.dts | 25 #size-cells = <0>; 27 PowerPC,8347@0 { 29 reg = <0x0>; 34 timebase-frequency = <0>; // from bootloader 35 bus-frequency = <0>; // from bootloader 36 clock-frequency = <0>; // from bootloader 42 reg = <0x00000000 0x8000000>; // 128MB at 0 51 reg = <0xff005000 0x1000>; 52 interrupts = <77 0x8>; 56 0 0 0xf0000000 0x02000000 [all …]
|
| H A D | sbc8548-post.dtsi | 15 ranges = <0x00000000 0xe0000000 0x00100000>; 16 bus-frequency = <0>; 19 ecm-law@0 { 21 reg = <0x0 0x1000>; 27 reg = <0x1000 0x1000>; 34 reg = <0x2000 0x1000>; 36 interrupts = <0x12 0x2>; 41 reg = <0x20000 0x1000>; 42 cache-line-size = <0x20>; // 32 bytes 43 cache-size = <0x80000>; // L2, 512K [all …]
|
| H A D | ksi8560.dts | 33 #size-cells = <0>; 35 PowerPC,8560@0 { 37 reg = <0>; 40 d-cache-size = <0x8000>; /* L1, 32K */ 41 i-cache-size = <0x8000>; /* L1, 32K */ 42 timebase-frequency = <0>; /* From U-boot */ 43 bus-frequency = <0>; /* From U-boot */ 44 clock-frequency = <0>; /* From U-boot */ 51 reg = <0x00000000 0x10000000>; /* Fixed by bootwrapper */ 58 ranges = <0x00000000 0xfdf00000 0x00100000>; [all …]
|
| H A D | socrates.dts | 27 #size-cells = <0>; 29 PowerPC,8544@0 { 31 reg = <0>; 34 d-cache-size = <0x8000>; // L1, 32K 35 i-cache-size = <0x8000>; // L1, 32K 36 timebase-frequency = <0>; 37 bus-frequency = <0>; 38 clock-frequency = <0>; 45 reg = <0x00000000 0x00000000>; // Filled in by U-Boot 53 ranges = <0x00000000 0xe0000000 0x00100000>; [all …]
|
| H A D | tqm8541.dts | 28 #size-cells = <0>; 30 PowerPC,8541@0 { 32 reg = <0>; 37 timebase-frequency = <0>; 38 bus-frequency = <0>; 39 clock-frequency = <0>; 46 reg = <0x00000000 0x10000000>; 53 ranges = <0x0 0xe0000000 0x100000>; 54 bus-frequency = <0>; 57 ecm-law@0 { [all …]
|
| H A D | tqm8555.dts | 28 #size-cells = <0>; 30 PowerPC,8555@0 { 32 reg = <0>; 37 timebase-frequency = <0>; 38 bus-frequency = <0>; 39 clock-frequency = <0>; 46 reg = <0x00000000 0x10000000>; 53 ranges = <0x0 0xe0000000 0x100000>; 54 bus-frequency = <0>; 57 ecm-law@0 { [all …]
|
| H A D | tqm8560.dts | 30 #size-cells = <0>; 32 PowerPC,8560@0 { 34 reg = <0>; 39 timebase-frequency = <0>; 40 bus-frequency = <0>; 41 clock-frequency = <0>; 48 reg = <0x00000000 0x10000000>; 55 ranges = <0x0 0xe0000000 0x100000>; 56 bus-frequency = <0>; 59 ecm-law@0 { [all …]
|
| /freebsd/share/man/man4/ |
| H A D | ix.4 | 93 Intel(R) Ethernet X520 Bypass (82599) 95 Intel(R) Ethernet X520 (82599) 148 .It 0 150 .It 0x1 152 .It 0x2
|
| /freebsd/sys/contrib/device-tree/src/powerpc/fsl/ |
| H A D | mpc8540ads.dts | 29 #size-cells = <0>; 31 PowerPC,8540@0 { 33 reg = <0x0>; 36 d-cache-size = <0x8000>; // L1, 32K 37 i-cache-size = <0x8000>; // L1, 32K 38 timebase-frequency = <0>; // 33 MHz, from uboot 39 bus-frequency = <0>; // 166 MHz 40 clock-frequency = <0>; // 825 MHz, from uboot 47 reg = <0x0 0x8000000>; // 128M at 0x0 55 ranges = <0x0 0xe0000000 0x100000>; [all …]
|
| /freebsd/sys/contrib/device-tree/include/dt-bindings/clock/ |
| H A D | lpc18xx-ccu.h | 13 #define CLK_APB3_BUS 0x100 14 #define CLK_APB3_I2C1 0x108 15 #define CLK_APB3_DAC 0x110 16 #define CLK_APB3_ADC0 0x118 17 #define CLK_APB3_ADC1 0x120 18 #define CLK_APB3_CAN0 0x128 19 #define CLK_APB1_BUS 0x200 20 #define CLK_APB1_MOTOCON_PWM 0x208 21 #define CLK_APB1_I2C0 0x210 22 #define CLK_APB1_I2S 0x218 [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm/nxp/imx/ |
| H A D | imx51-pinfunc.h | 13 #define MX51_PAD_EIM_D16__AUD4_RXFS 0x05c 0x3f0 0x000 0x5 0x0 14 #define MX51_PAD_EIM_D16__AUD5_TXD 0x05c 0x3f0 0x8d8 0x7 0x0 15 #define MX51_PAD_EIM_D16__EIM_D16 0x05c 0x3f0 0x000 0x0 0x0 16 #define MX51_PAD_EIM_D16__GPIO2_0 0x05c 0x3f0 0x000 0x1 0x0 17 #define MX51_PAD_EIM_D16__I2C1_SDA 0x05c 0x3f0 0x9b4 0x4 0x0 18 #define MX51_PAD_EIM_D16__UART2_CTS 0x05c 0x3f0 0x000 0x3 0x0 19 #define MX51_PAD_EIM_D16__USBH2_DATA0 0x05c 0x3f0 0x000 0x2 0x0 20 #define MX51_PAD_EIM_D17__AUD5_RXD 0x060 0x3f4 0x8d4 0x7 0x0 21 #define MX51_PAD_EIM_D17__EIM_D17 0x060 0x3f4 0x000 0x0 0x0 22 #define MX51_PAD_EIM_D17__GPIO2_1 0x060 0x3f4 0x000 0x1 0x0 [all …]
|
| H A D | imx6dl-pinfunc.h | 13 #define MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x04c 0x360 0x000 0x0 0x0 14 #define MX6QDL_PAD_CSI0_DAT10__AUD3_RXC 0x04c 0x360 0x000 0x1 0x0 15 #define MX6QDL_PAD_CSI0_DAT10__ECSPI2_MISO 0x04c 0x360 0x7f8 0x2 0x0 16 #define MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x04c 0x360 0x000 0x3 0x0 17 #define MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x04c 0x360 0x8fc 0x3 0x0 18 #define MX6QDL_PAD_CSI0_DAT10__GPIO5_IO28 0x04c 0x360 0x000 0x5 0x0 19 #define MX6QDL_PAD_CSI0_DAT10__ARM_TRACE07 0x04c 0x360 0x000 0x7 0x0 20 #define MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x050 0x364 0x000 0x0 0x0 21 #define MX6QDL_PAD_CSI0_DAT11__AUD3_RXFS 0x050 0x364 0x000 0x1 0x0 22 #define MX6QDL_PAD_CSI0_DAT11__ECSPI2_SS0 0x050 0x364 0x800 0x2 0x0 [all …]
|
| H A D | imx6sl-pinfunc.h | 13 #define MX6SL_PAD_AUD_MCLK__AUDIO_CLK_OUT 0x04c 0x2a4 0x000 0x0 0x0 14 #define MX6SL_PAD_AUD_MCLK__PWM4_OUT 0x04c 0x2a4 0x000 0x1 0x0 15 #define MX6SL_PAD_AUD_MCLK__ECSPI3_RDY 0x04c 0x2a4 0x6b4 0x2 0x0 16 #define MX6SL_PAD_AUD_MCLK__FEC_MDC 0x04c 0x2a4 0x000 0x3 0x0 17 #define MX6SL_PAD_AUD_MCLK__WDOG2_RESET_B_DEB 0x04c 0x2a4 0x000 0x4 0x0 18 #define MX6SL_PAD_AUD_MCLK__GPIO1_IO06 0x04c 0x2a4 0x000 0x5 0x0 19 #define MX6SL_PAD_AUD_MCLK__SPDIF_EXT_CLK 0x04c 0x2a4 0x7f4 0x6 0x0 20 #define MX6SL_PAD_AUD_RXC__AUD3_RXC 0x050 0x2a8 0x000 0x0 0x0 21 #define MX6SL_PAD_AUD_RXC__I2C1_SDA 0x050 0x2a8 0x720 0x1 0x0 22 #define MX6SL_PAD_AUD_RXC__UART3_TX_DATA 0x050 0x2a8 0x000 0x2 0x0 [all …]
|
| /freebsd/sys/contrib/dev/mediatek/mt76/mt7921/ |
| H A D | regs.h | 9 #define MT_MDP_BASE 0x820cd000 12 #define MT_MDP_DCR0 MT_MDP(0x000) 16 #define MT_MDP_DCR1 MT_MDP(0x004) 19 #define MT_MDP_BNRCFR0(_band) MT_MDP(0x070 + ((_band) << 8)) 24 #define MT_MDP_BNRCFR1(_band) MT_MDP(0x074 + ((_band) << 8)) 28 #define MT_MDP_TO_HIF 0 31 #define MT_WFDMA0_HOST_INT_ENA MT_WFDMA0(0x204) 61 #define MT_RX_DATA_RING_BASE MT_WFDMA0(0x520) 63 #define MT_INFRA_CFG_BASE 0xfe000 66 #define MT_HIF_REMAP_L1 MT_INFRA(0x24c) [all …]
|
| /freebsd/sys/dts/powerpc/ |
| H A D | mpc8572ds.dts | 82 #size-cells = <0>; 84 PowerPC,8572@0 { 86 reg = <0x0>; 89 d-cache-size = <0x8000>; // L1, 32K 90 i-cache-size = <0x8000>; // L1, 32K 91 timebase-frequency = <0>; 92 bus-frequency = <0>; 93 clock-frequency = <0>; 99 reg = <0x1>; 102 d-cache-size = <0x8000>; // L1, 32K [all …]
|