| /linux/Documentation/devicetree/bindings/phy/ |
| H A D | amlogic,g12a-usb3-pcie-phy.yaml | 58 reg = <0x46000 0x2000>;
|
| /linux/drivers/gpu/drm/msm/disp/mdp5/ |
| H A D | mdp5_cfg.c | 22 0, 35 .base = { 0x00500, 0x00600, 0x00700, 0x00800, 0x00900 }, 36 .flush_hw_mask = 0x0003ffff, 40 .base = { 0x01100, 0x01500, 0x01900 }, 45 0, 49 .base = { 0x01d00, 0x02100, 0x02500 }, 53 0, 57 .base = { 0x02900, 0x02d00 }, 60 0, 64 .base = { 0x03100, 0x03500, 0x03900, 0x03d00, 0x04100 }, [all …]
|
| /linux/drivers/gpu/drm/i915/display/ |
| H A D | intel_fdi_regs.h | 11 #define FDI_PLL_BIOS_0 _MMIO(0x46000) 12 #define FDI_PLL_FB_CLOCK_MASK 0xff 13 #define FDI_PLL_BIOS_1 _MMIO(0x46004) 14 #define FDI_PLL_BIOS_2 _MMIO(0x46008) 15 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c) 16 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010) 17 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014) 19 #define FDI_PLL_FREQ_CTL _MMIO(0x46030) 21 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 22 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/athub/ |
| H A D | athub_1_8_0_offset.h | 29 // base address: 0x3080 30 …ATC_ATS_CNTL 0x0000 31 …e regATC_ATS_CNTL_BASE_IDX 0 32 …ATC_ATS_CNTL2 0x0001 33 …e regATC_ATS_CNTL2_BASE_IDX 0 34 …ATC_ATS_CNTL3 0x0002 35 …e regATC_ATS_CNTL3_BASE_IDX 0 36 …ATC_ATS_CNTL4 0x0003 37 …e regATC_ATS_CNTL4_BASE_IDX 0 38 …ATC_ATS_MISC_CNTL 0x0005 [all …]
|
| /linux/arch/powerpc/boot/dts/fsl/ |
| H A D | p4080si-post.dtsi | 37 alloc-ranges = <0 0 0x10 0>; 42 alloc-ranges = <0 0 0x10 0>; 47 alloc-ranges = <0 0 0x10 0>; 52 interrupts = <25 2 0 0>; 57 /* controller at 0x200000 */ 63 bus-range = <0x0 0xff>; 67 fsl,liodn-reg = <&guts 0x500>; /* PEX1LIODNR */ 68 pcie@0 { 69 reg = <0 0 0 0 0>; 75 interrupt-map-mask = <0xf800 0 0 7>; [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/vpe/ |
| H A D | vpe_6_1_0_offset.h | 29 // base address: 0x46000 30 …VPEC_DEC_START 0x0000 31 …e regVPEC_DEC_START_BASE_IDX 0 32 …VPEC_UCODE_ADDR 0x0001 33 …e regVPEC_UCODE_ADDR_BASE_IDX 0 34 …VPEC_UCODE_DATA 0x0002 35 …e regVPEC_UCODE_DATA_BASE_IDX 0 36 …VPEC_F32_CNTL 0x0003 37 …e regVPEC_F32_CNTL_BASE_IDX 0 38 …VPEC_VPEP_CTRL 0x0010 [all …]
|
| /linux/drivers/net/ethernet/marvell/octeontx2/af/ |
| H A D | rvu_reg.h | 12 #define RVU_AF_MSIXTR_BASE (0x10) 13 #define RVU_AF_ECO (0x20) 14 #define RVU_AF_BLK_RST (0x30) 15 #define RVU_AF_PF_BAR4_ADDR (0x40) 16 #define RVU_AF_RAS (0x100) 17 #define RVU_AF_RAS_W1S (0x108) 18 #define RVU_AF_RAS_ENA_W1S (0x110) 19 #define RVU_AF_RAS_ENA_W1C (0x118) 20 #define RVU_AF_GEN_INT (0x120) 21 #define RVU_AF_GEN_INT_W1S (0x128) [all …]
|
| /linux/drivers/soc/tegra/cbb/ |
| H A D | tegra234-cbb.c | 8 * Error types supported by CBB2.0 are: 27 #define FABRIC_EN_CFG_INTERRUPT_ENABLE_0_0 0x0 28 #define FABRIC_EN_CFG_STATUS_0_0 0x40 29 #define FABRIC_EN_CFG_ADDR_INDEX_0_0 0x60 30 #define FABRIC_EN_CFG_ADDR_LOW_0 0x80 31 #define FABRIC_EN_CFG_ADDR_HI_0 0x84 33 #define FABRIC_EN_CFG_TARGET_NODE_ADDR_INDEX_0_0 0x100 34 #define FABRIC_EN_CFG_TARGET_NODE_ADDR_LOW_0 0x140 35 #define FABRIC_EN_CFG_TARGET_NODE_ADDR_HI_0 0x144 37 #define FABRIC_MN_INITIATOR_ERR_EN_0 0x200 [all …]
|
| /linux/arch/arm64/boot/dts/amlogic/ |
| H A D | meson-g12-common.dtsi | 107 reg = <0x0 0x05000000 0x0 0x300000>; 113 reg = <0x0 0x05300000 0x0 0x2000000>; 120 size = <0x0 0x10000000>; 121 alignment = <0x0 0x400000>; 138 reg = <0x0 0xfc000000 0x0 0x400000>, 139 <0x0 0xff648000 0x0 0x2000>, 140 <0x0 0xfc400000 0x0 0x200000>; 144 interrupt-map-mask = <0 0 0 0>; 145 interrupt-map = <0 0 0 0 &gic GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>; 146 bus-range = <0x0 0xff>; [all …]
|
| /linux/drivers/clk/qcom/ |
| H A D | gcc-msm8909.c | 52 { P_XO, 0 }, 64 .offset = 0x21000, 67 .enable_reg = 0x45000, 68 .enable_mask = BIT(0), 80 .offset = 0x21000, 94 .l_reg = 0x20004, 95 .m_reg = 0x20008, 96 .n_reg = 0x2000c, 97 .config_reg = 0x20010, 98 .mode_reg = 0x20000, [all …]
|
| H A D | gcc-qcs404.c | 49 { P_XO, 0 }, 68 .offset = 0x21000, 71 .enable_reg = 0x45008, 84 .offset = 0x21000, 88 .enable_reg = 0x45000, 89 .enable_mask = BIT(0), 100 .offset = 0x21000, 104 .enable_reg = 0x45000, 105 .enable_mask = BIT(0), 117 .offset = 0x20000, [all …]
|
| H A D | gcc-msm8916.c | 45 .l_reg = 0x21004, 46 .m_reg = 0x21008, 47 .n_reg = 0x2100c, 48 .config_reg = 0x21010, 49 .mode_reg = 0x21000, 50 .status_reg = 0x2101c, 63 .enable_reg = 0x45000, 64 .enable_mask = BIT(0), 76 .l_reg = 0x20004, 77 .m_reg = 0x20008, [all …]
|
| H A D | gcc-msm8917.c | 58 .offset = 0x21000, 61 .enable_reg = 0x45008, 76 .offset = 0x21000, 79 .enable_reg = 0x45000, 80 .enable_mask = BIT(0), 93 .offset = 0x21000, 106 { 700000000, 1400000000, 0 }, 110 { 525000000, 1066000000, 0 }, 115 .config_ctl_val = 0x4001055b, 116 .early_output_mask = 0, [all …]
|
| H A D | gcc-msm8976.c | 56 .l_reg = 0x21004, 57 .m_reg = 0x21008, 58 .n_reg = 0x2100c, 59 .config_reg = 0x21014, 60 .mode_reg = 0x21000, 61 .status_reg = 0x2101c, 74 .enable_reg = 0x45000, 75 .enable_mask = BIT(0), 89 .l_reg = 0x4a004, 90 .m_reg = 0x4a008, [all …]
|
| H A D | gcc-msm8939.c | 53 .l_reg = 0x21004, 54 .m_reg = 0x21008, 55 .n_reg = 0x2100c, 56 .config_reg = 0x21010, 57 .mode_reg = 0x21000, 58 .status_reg = 0x2101c, 71 .enable_reg = 0x45000, 72 .enable_mask = BIT(0), 84 .l_reg = 0x20004, 85 .m_reg = 0x20008, [all …]
|
| H A D | gcc-ipq6018.c | 50 .offset = 0x21000, 53 .enable_reg = 0x0b000, 54 .enable_mask = BIT(0), 79 .offset = 0x21000, 98 { P_XO, 0 }, 104 .offset = 0x25000, 108 .enable_reg = 0x0b000, 122 .offset = 0x25000, 136 .offset = 0x37000, 139 .enable_reg = 0x0b000, [all …]
|