Searched +full:0 +full:x408000 (Results 1 – 9 of 9) sorted by relevance
| /freebsd/contrib/llvm-project/compiler-rt/lib/builtins/aarch64/ |
| H A D | lse.S | 1 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 44 #define B 0x00000000 48 #define B 0x40000000 53 #define B 0x80000000 55 #define B 0xc0000000 65 #define M 0x000000 66 #define N 0x000000 72 #define M 0x400000 73 #define N 0x800000 79 #define M 0x008000 [all …]
|
| /freebsd/sys/contrib/device-tree/Bindings/mailbox/ |
| H A D | qcom-ipcc.yaml | 20 protocol (protocol-id is 0). Refer include/dt-bindings/mailbox/qcom-ipcc.h 80 reg = <0x408000 0x1000>;
|
| /freebsd/sys/contrib/device-tree/src/mips/brcm/ |
| H A D | bcm7360.dtsi | 9 #size-cells = <0>; 13 cpu@0 { 16 reg = <0>; 25 #address-cells = <0>; 35 #clock-cells = <0>; 41 #clock-cells = <0>; 51 ranges = <0 0x10000000 0x01000000>; 55 reg = <0x411400 0x30>; 66 reg = <0x403000 0x30>; 75 reg = <0x400000 0xdc>; [all …]
|
| H A D | bcm7362.dtsi | 9 #size-cells = <0>; 13 cpu@0 { 16 reg = <0>; 31 #address-cells = <0>; 41 #clock-cells = <0>; 47 #clock-cells = <0>; 57 ranges = <0 0x10000000 0x01000000>; 61 reg = <0x411400 0x30>, <0x411600 0x30>; 72 reg = <0x403000 0x30>; 81 reg = <0x400000 0xdc>; [all …]
|
| H A D | bcm7346.dtsi | 9 #size-cells = <0>; 13 cpu@0 { 16 reg = <0>; 31 #address-cells = <0>; 41 #clock-cells = <0>; 47 #clock-cells = <0>; 57 ranges = <0 0x10000000 0x01000000>; 61 reg = <0x411400 0x30>, <0x411600 0x30>; 72 reg = <0x403000 0x30>; 81 reg = <0x400000 0xdc>; [all …]
|
| H A D | bcm7435.dtsi | 9 #size-cells = <0>; 13 cpu@0 { 16 reg = <0>; 43 #address-cells = <0>; 53 #clock-cells = <0>; 59 #clock-cells = <0>; 69 ranges = <0 0x10000000 0x01000000>; 73 reg = <0x41b500 0x40>, <0x41b600 0x40>, 74 <0x41b700 0x40>, <0x41b800 0x40>; 85 reg = <0x403000 0x30>; [all …]
|
| H A D | bcm7425.dtsi | 9 #size-cells = <0>; 13 cpu@0 { 16 reg = <0>; 31 #address-cells = <0>; 41 #clock-cells = <0>; 47 #clock-cells = <0>; 57 ranges = <0 0x10000000 0x01000000>; 61 reg = <0x41a400 0x30>, <0x41a600 0x30>; 72 reg = <0x403000 0x30>; 81 reg = <0x400000 0xdc>; [all …]
|
| /freebsd/sys/contrib/dev/mediatek/mt76/mt7915/ |
| H A D | mmio.c | 21 [INT_SOURCE_CSR] = 0xd7010, 22 [INT_MASK_CSR] = 0xd7014, 23 [INT1_SOURCE_CSR] = 0xd7088, 24 [INT1_MASK_CSR] = 0xd708c, 25 [INT_MCU_CMD_SOURCE] = 0xd51f0, 26 [INT_MCU_CMD_EVENT] = 0x3108, 27 [WFDMA0_ADDR] = 0xd4000, 28 [WFDMA0_PCIE1_ADDR] = 0xd8000, 29 [WFDMA_EXT_CSR_ADDR] = 0xd7000, 30 [CBTOP1_PHY_END] = 0x77ffffff, [all …]
|
| /freebsd/sys/contrib/device-tree/src/arm64/ti/ |
| H A D | k3-am62p-j722s-common-main.dtsi | 22 reg = <0x00 0x01800000 0x00 0x10000>, /* GICD */ 23 <0x00 0x01880000 0x00 0xc0000>, /* GICR */ 24 <0x01 0x00000000 0x00 0x2000>, /* GICC */ 25 <0x01 0x00010000 0x00 0x1000>, /* GICH */ 26 <0x01 0x00020000 0x00 0x2000>; /* GICV */ 35 reg = <0x00 0x01820000 0x00 0x10000>; 36 socionext,synquacer-pre-its = <0x1000000 0x400000>; 44 reg = <0x00 0x00100000 0x00 0x20000>; 47 ranges = <0x00 0x00 0x00100000 0x20000>; 51 reg = <0x4044 0x8>; [all …]
|