Home
last modified time | relevance | path

Searched +full:0 +full:x40002000 (Results 1 – 6 of 6) sorted by relevance

/linux/Documentation/devicetree/bindings/dma/
H A Dlpc1850-dmamux.txt8 * 2nd cell contain the mux value (0-3) for the peripheral
21 arm,primecell-periphid = <0x00041080>;
22 reg = <0x40002000 0x1000>;
46 reg = <0x40081000 0x1000>;
/linux/Documentation/devicetree/bindings/pci/
H A Dqcom,pcie-ep.yaml247 reg = <0x01c00000 0x3000>,
248 <0x40000000 0xf1d>,
249 <0x40000f20 0xc8>,
250 <0x40001000 0x1000>,
251 <0x40002000 0x1000>,
252 <0x01c03000 0x3000>;
266 qcom,perst-regs = <&tcsr 0xb258 0xb270>;
283 linux,pci-domain = <0>;
/linux/arch/arm/boot/dts/nxp/lpc/
H A Dlpc18xx.dtsi19 #define LPC_PIN(port, pin) (0x##port * 32 + pin)
28 #size-cells = <0>;
30 cpu@0 {
33 reg = <0x0>;
41 #clock-cells = <0>;
47 #clock-cells = <0>;
53 #clock-cells = <0>;
54 clock-frequency = <0>;
60 #clock-cells = <0>;
61 clock-frequency = <0>;
[all …]
/linux/arch/arm/boot/dts/st/
H A Dstm32f746.dtsi53 #clock-cells = <0>;
55 clock-frequency = <0>;
59 #clock-cells = <0>;
65 #clock-cells = <0>;
71 #clock-cells = <0>;
80 #size-cells = <0>;
82 reg = <0x40000000 0x400>;
83 clocks = <&rcc 0 STM32F7_APB1_CLOCK(TIM2)>;
102 #size-cells = <0>;
104 reg = <0x40000400 0x400>;
[all …]
H A Dstm32f429.dtsi58 #clock-cells = <0>;
60 clock-frequency = <0>;
64 #clock-cells = <0>;
70 #clock-cells = <0>;
76 #clock-cells = <0>;
78 clock-frequency = <0>;
85 reg = <0x1fff7800 0x400>;
89 reg = <0x22c 0x2>;
92 reg = <0x22e 0x2>;
98 #size-cells = <0>;
[all …]
H A Dstm32mp131.dtsi16 #size-cells = <0>;
18 cpu0: cpu@0 {
21 reg = <0>;
43 #size-cells = <0>;
44 linaro,optee-channel-id = <0>;
47 reg = <0x14>;
52 reg = <0x16>;
57 reg = <0x17>;
61 #size-cells = <0>;
63 scmi_reg11: regulator@0 {
[all …]