/linux/drivers/net/wireless/realtek/rtw89/ |
H A D | rtw8852a_table.c | 10 {0xF0FF0001, 0x00000000}, 11 {0xF03300FF, 0x00000001}, 12 {0xF03500FF, 0x00000002}, 13 {0xF03200FF, 0x00000003}, 14 {0xF03400FF, 0x00000004}, 15 {0xF03600FF, 0x00000005}, 16 {0x704, 0x601E0100}, 17 {0x714, 0x00000000}, 18 {0x718, 0x13332333}, 19 {0x714, 0x00010000}, [all …]
|
H A D | rtw8852b_table.c | 10 {0x704, 0x601E0100}, 11 {0x4000, 0x00000000}, 12 {0x4004, 0xCA014000}, 13 {0x4008, 0xC751D4F0}, 14 {0x400C, 0x44511475}, 15 {0x4010, 0x00000000}, 16 {0x4014, 0x00000000}, 17 {0x4018, 0x4F4C084B}, 18 {0x401C, 0x084A4E52}, 19 {0x4020, 0x4D504E4B}, [all …]
|
H A D | rtw8852c_table.c | 10 {0xF0FF0000, 0x00000000}, 11 {0xF03300FF, 0x00000001}, 12 {0xF03400FF, 0x00000002}, 13 {0xF03500FF, 0x00000003}, 14 {0xF03600FF, 0x00000004}, 15 {0x70C, 0x00000020}, 16 {0x704, 0x601E0100}, 17 {0x4000, 0x00000000}, 18 {0x4004, 0xCA014000}, 19 {0x4008, 0xC751D4F0}, [all …]
|
/linux/drivers/net/wireless/realtek/rtw88/ |
H A D | rtw8822c_table.c | 16 0x83000000, 0x00000000, 0x40000000, 0x00000000, 17 0x1D90, 0x300001FF, 18 0x1D90, 0x300101FE, 19 0x1D90, 0x300201FD, 20 0x1D90, 0x300301FC, 21 0x1D90, 0x300401FB, 22 0x1D90, 0x300501FA, 23 0x1D90, 0x300601F9, 24 0x1D90, 0x300701F8, 25 0x1D90, 0x300801F7, [all …]
|
H A D | rtw8822b_table.c | 10 0x029, 0x000000F9, 11 0x420, 0x00000080, 12 0x421, 0x0000001F, 13 0x428, 0x0000000A, 14 0x429, 0x00000010, 15 0x430, 0x00000000, 16 0x431, 0x00000000, 17 0x432, 0x00000000, 18 0x433, 0x00000001, 19 0x434, 0x00000004, [all …]
|
H A D | rtw8821c_table.c | 10 0x010, 0x00000043, 11 0x025, 0x0000001D, 12 0x026, 0x000000CE, 13 0x04F, 0x00000001, 14 0x029, 0x000000F9, 15 0x420, 0x00000080, 16 0x421, 0x0000001F, 17 0x428, 0x0000000A, 18 0x429, 0x00000010, 19 0x430, 0x00000000, [all …]
|
/linux/drivers/gpu/drm/msm/adreno/ |
H A D | a6xx_hfi.c | 37 return 0; in a6xx_hfi_queue_read() 55 for (i = 0; i < HFI_HEADER_SIZE(hdr); i++) { in a6xx_hfi_queue_read() 85 for (i = 0; i < dwords; i++) { in a6xx_hfi_queue_write() 93 queue->data[index] = 0xfafafafa; in a6xx_hfi_queue_write() 99 gmu_write(gmu, REG_A6XX_GMU_HOST2GMU_INTR_SET, 0x01); in a6xx_hfi_queue_write() 100 return 0; in a6xx_hfi_queue_write() 168 return 0; in a6xx_hfi_wait_for_ack() 179 seqnum = atomic_inc_return(&queue->seqnum) % 0xfff; in a6xx_hfi_send_msg() 197 struct a6xx_hfi_msg_gmu_init_cmd msg = { 0 }; in a6xx_hfi_send_gmu_init() 204 NULL, 0); in a6xx_hfi_send_gmu_init() [all …]
|
/linux/arch/arm64/boot/dts/freescale/ |
H A D | fsl-ls2088a.dtsi | 23 cpu0: cpu@0 { 26 reg = <0x0>; 27 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 36 reg = <0x1>; 37 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 46 reg = <0x100>; 56 reg = <0x101>; 66 reg = <0x200>; 76 reg = <0x201>; 86 reg = <0x300>; [all …]
|
H A D | fsl-ls2080a.dtsi | 23 cpu0: cpu@0 { 26 reg = <0x0>; 27 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 36 reg = <0x1>; 37 clocks = <&clockgen QORIQ_CLK_CMUX 0>; 46 reg = <0x100>; 56 reg = <0x101>; 66 reg = <0x200>; 76 reg = <0x201>; 86 reg = <0x300>; [all …]
|
H A D | imx8mm-data-modul-edm-sbc.dts | 28 reg = <0x0 0x40000000 0 0x40000000>; 34 pinctrl-0 = <&pinctrl_panel_backlight>; 35 brightness-levels = <0 1 10 20 30 40 50 60 70 75 80 90 100>; 37 enable-gpios = <&gpio3 0 GPIO_ACTIVE_HIGH>; 38 pwms = <&pwm1 0 5000000 0>; 45 #clock-cells = <0>; 51 #clock-cells = <0>; 65 pinctrl-0 = <&pinctrl_panel_vcc_reg>; 69 gpio = <&gpio3 6 0>; 78 pinctrl-0 = <&pinctrl_usdhc2_vcc_reg>; [all …]
|
/linux/arch/mips/boot/dts/loongson/ |
H A D | rs780e-pch.dtsi | 8 ranges = <0 0x10000000 0 0x10000000 0 0x10000000 9 0 0x40000000 0 0x40000000 0 0x40000000 10 0xfd 0xfe000000 0xfd 0xfe000000 0 0x2000000 /* PCI Config Space */>; 18 reg = <0 0x1a000000 0 0x02000000>; 20 ranges = <0x01000000 0 0x00004000 0 0x18004000 0 0x0000c000>, 21 <0x02000000 0 0x40000000 0 0x40000000 0 0x40000000>; 28 ranges = <1 0 0 0x18000000 0x4000>; 32 reg = <1 0x70 0x8>; 39 reg = <1 0x800 0x100>;
|
H A D | loongson64v_4core_virtio.dts | 12 #address-cells = <0>; 22 ranges = <0 0x1fe00000 0 0x1fe00000 0x100000 23 0 0x3ff00000 0 0x3ff00000 0x100000 24 0xefd 0xfb000000 0xefd 0xfb000000 0x10000000>; 28 reg = <0 0x3ff01400 0x64>; 37 loongson,parent_int_map = <0x00000001>, /* int0 */ 38 <0xfffffffe>, /* int1 */ 39 <0x00000000>, /* int2 */ 40 <0x00000000>; /* int3 */ 46 reg = <0 0x1fe001e0 0x8>; [all …]
|
H A D | loongson64-2k1000.dtsi | 15 #size-cells = <0>; 17 cpu0: cpu@0 { 20 reg = <0x0>; 27 #clock-cells = <0>; 33 #address-cells = <0>; 43 ranges = <0 0x10000000 0 0x10000000 0 0x10000000 /* ioports */ 44 0 0x40000000 0 0x40000000 0 0x40000000 45 0xfe 0x00000000 0xfe 0x00000000 0 0x40000000>; 51 ranges = <1 0x0 0x0 0x18000000 0x4000>; 56 reg = <0 0x1fe07000 0 0x422>; [all …]
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/ |
H A D | table.c | 7 0x800, 0x8020D010, 8 0x804, 0x080112E0, 9 0x808, 0x0E028233, 10 0x80C, 0x12131113, 11 0x810, 0x20101263, 12 0x814, 0x020C3D10, 13 0x818, 0x03A00385, 14 0x820, 0x00000000, 15 0x824, 0x00030FE0, 16 0x828, 0x00000000, [all …]
|
/linux/arch/sh/kernel/cpu/sh4a/ |
H A D | setup-sh7757.c | 33 DEFINE_RES_MEM(0xfe4b0000, 0x100), /* SCIF2 */ 34 DEFINE_RES_IRQ(evt2irq(0x700)), 39 .id = 0, 53 DEFINE_RES_MEM(0xfe4c0000, 0x100), /* SCIF3 */ 54 DEFINE_RES_IRQ(evt2irq(0xb80)), 73 DEFINE_RES_MEM(0xfe4d0000, 0x100), /* SCIF4 */ 74 DEFINE_RES_IRQ(evt2irq(0xf00)), 92 DEFINE_RES_MEM(0xfe430000, 0x20), 93 DEFINE_RES_IRQ(evt2irq(0x580)), 94 DEFINE_RES_IRQ(evt2irq(0x5a0)), [all …]
|
/linux/arch/mips/boot/dts/brcm/ |
H A D | bcm97435svmb.dts | 11 memory@0 { 13 reg = <0x00000000 0x10000000>, 14 <0x20000000 0x30000000>, 15 <0x90000000 0x40000000>; 135 brcm,scb-sizes = <0 0x40000000 0 0x40000000>; 136 dma-ranges = <0x43000000 0x00000000 0x00000000 0x00000000 0x0 0x10000000 137 0x43000000 0x00000000 0x10000000 0x20000000 0x0 0x30000000 138 0x43000000 0x00000000 0x40000000 0x90000000 0x0 0x40000000>;
|
H A D | bcm97425svmb.dts | 11 memory@0 { 13 reg = <0x00000000 0x10000000>, 14 <0x20000000 0x30000000>, 15 <0x90000000 0x40000000>; 119 flash@0 { 121 reg = <0>; 133 flash0.cfe@0 { 134 reg = <0x0 0x200000>; 138 reg = <0x200000 0x40000>; 142 reg = <0x240000 0x10000>; [all …]
|
/linux/drivers/gpu/drm/etnaviv/ |
H A D | common.xml.h | 7 http://0x04.net/cgit/index.cgi/rules-ng-ng 8 git clone git://0x04.net/rules-ng-ng 43 #define PIPE_ID_PIPE_3D 0x00000000 44 #define PIPE_ID_PIPE_2D 0x00000001 45 #define SYNC_RECIPIENT_FE 0x00000001 46 #define SYNC_RECIPIENT_RA 0x00000005 47 #define SYNC_RECIPIENT_PE 0x00000007 48 #define SYNC_RECIPIENT_DE 0x0000000b 49 #define SYNC_RECIPIENT_BLT 0x00000010 50 #define ENDIAN_MODE_NO_SWAP 0x00000000 [all …]
|
/linux/arch/arm/boot/dts/broadcom/ |
H A D | bcm7445-bcm97445svmb.dts | 9 memory@0 { 11 reg = <0x00 0x00000000 0x00 0x40000000>, 12 <0x00 0x40000000 0x00 0x40000000>, 13 <0x00 0x80000000 0x00 0x40000000>; 30 flash1.rootfs0@0 { 31 reg = <0x0 0x0 0x0 0x80000000>; 35 reg = <0x0 0x80000000 0x0 0x80000000>;
|
/linux/drivers/net/wireless/ath/ath9k/ |
H A D | ar9565_1p1_initvals.h | 57 {0x0001609c, 0x0b8ee524, 0x0b8ee524, 0x0b8ee524, 0x0b8ee524}, 58 {0x000160ac, 0xa4646c08, 0xa4646c08, 0x24645808, 0x24645808}, 59 {0x000160b0, 0x01d67f70, 0x01d67f70, 0x01d67f70, 0x01d67f70}, 60 {0x0001610c, 0x40000000, 0x40000000, 0x40000000, 0x40000000}, 61 {0x00016140, 0x10804008, 0x10804008, 0x50804008, 0x50804008},
|
/linux/tools/testing/selftests/kvm/x86_64/ |
H A D | hyperv_cpuid.c |
|
/linux/arch/powerpc/include/asm/ |
H A D | dcr-regs.h | 29 #define DCRN_CPR0_CONFIG_ADDR 0xc 30 #define DCRN_CPR0_CONFIG_DATA 0xd 33 #define DCRN_SDR0_CONFIG_ADDR 0xe 34 #define DCRN_SDR0_CONFIG_DATA 0xf 36 #define SDR0_PFC0 0x4100 37 #define SDR0_PFC1 0x4101 38 #define SDR0_PFC1_EPS 0x1c00000 40 #define SDR0_PFC1_RMII 0x02000000 41 #define SDR0_MFR 0x4300 42 #define SDR0_MFR_TAH0 0x80000000 /* TAHOE0 Enable */ [all …]
|
/linux/arch/mips/sgi-ip32/ |
H A D | ip32-dma.c | 10 * 1. CPU sees memory as two chunks: 0-256M@0x0, and the rest @0x40000000+256M 11 * 2. PCI sees memory as one big chunk @0x0 (or we could use 0x40000000 for 13 * 3. All other devices see memory as one big chunk at 0x40000000 19 #define RAM_OFFSET_MASK 0x3fffffffUL
|
/linux/arch/arm64/boot/dts/renesas/ |
H A D | r8a77951-ulcb.dts | 3 * Device Tree Source for the H3ULCB (R-Car Starter Kit Premier) board with R-Car H3 ES2.0+ 20 reg = <0x0 0x48000000 0x0 0x38000000>; 25 reg = <0x5 0x00000000 0x0 0x40000000>; 30 reg = <0x6 0x00000000 0x0 0x40000000>; 35 reg = <0x7 0x00000000 0x0 0x40000000>; 48 clock-names = "du.0", "du.1", "du.2", "du.3", 49 "dclkin.0", "dclkin.1", "dclkin.2", "dclkin.3";
|
H A D | r8a77951-salvator-x.dts | 3 * Device Tree Source for the Salvator-X board with R-Car H3 ES2.0 19 reg = <0x0 0x48000000 0x0 0x38000000>; 24 reg = <0x5 0x00000000 0x0 0x40000000>; 29 reg = <0x6 0x00000000 0x0 0x40000000>; 34 reg = <0x7 0x00000000 0x0 0x40000000>; 47 clock-names = "du.0", "du.1", "du.2", "du.3", 48 "dclkin.0", "dclkin.1", "dclkin.2", "dclkin.3";
|