| /linux/Documentation/devicetree/bindings/phy/ |
| H A D | mediatek,xsphy.yaml | 20 u2 port0 0x0000 MISC 21 0x0100 FMREG 22 0x0300 U2PHY_COM 23 u2 port1 0x1000 MISC 24 0x1100 FMREG 25 0x1300 U2PHY_COM 26 u2 port2 0x2000 MISC 28 u31 common 0x3000 DIG_GLB 29 0x3100 PHYA_GLB 30 u31 port0 0x3400 DIG_LN_TOP [all …]
|
| /linux/arch/mips/include/asm/sgi/ |
| H A D | hpc3.h | 22 #define HPCDMA_EOX 0x80000000 /* last desc in chain for tx */ 23 #define HPCDMA_EOR 0x80000000 /* last desc in chain for rx */ 24 #define HPCDMA_EOXP 0x40000000 /* end of packet for tx */ 25 #define HPCDMA_EORP 0x40000000 /* end of packet for rx */ 26 #define HPCDMA_XIE 0x20000000 /* irq generated when at end of this desc */ 27 #define HPCDMA_XIU 0x01000000 /* Tx buffer in use by CPU. */ 28 #define HPCDMA_EIPC 0x00ff0000 /* SEEQ ethernet special xternal bytecount */ 29 #define HPCDMA_ETXD 0x00008000 /* set to one by HPC when packet tx'd */ 30 #define HPCDMA_OWN 0x00004000 /* Denotes ring buffer ownership on rx */ 31 #define HPCDMA_BCNT 0x00003fff /* size in bytes of this dma buffer */ [all …]
|
| /linux/drivers/net/ethernet/amd/ |
| H A D | ariadne.h | 17 * Publication #16907, Rev. B, Amendment/0, May 1994 62 #define CSR0 0x0000 /* - PCnet-ISA Controller Status */ 63 #define CSR1 0x0100 /* - IADR[15:0] */ 64 #define CSR2 0x0200 /* - IADR[23:16] */ 65 #define CSR3 0x0300 /* - Interrupt Masks and Deferral Control */ 66 #define CSR4 0x0400 /* - Test and Features Control */ 67 #define CSR6 0x0600 /* RCV/XMT Descriptor Table Length */ 68 #define CSR8 0x0800 /* - Logical Address Filter, LADRF[15:0] */ 69 #define CSR9 0x0900 /* - Logical Address Filter, LADRF[31:16] */ 70 #define CSR10 0x0a00 /* - Logical Address Filter, LADRF[47:32] */ [all …]
|
| /linux/sound/soc/codecs/ |
| H A D | rt5682s.h | 21 #define RT5682S_RESET 0x0000 22 #define RT5682S_VERSION_ID 0x00fd 23 #define RT5682S_VENDOR_ID 0x00fe 24 #define RT5682S_DEVICE_ID 0x00ff 26 #define RT5682S_HP_CTRL_1 0x0002 27 #define RT5682S_HP_CTRL_2 0x0003 28 #define RT5682S_HPL_GAIN 0x0005 29 #define RT5682S_HPR_GAIN 0x0006 31 #define RT5682S_I2C_CTRL 0x0008 34 #define RT5682S_CBJ_BST_CTRL 0x000b [all …]
|
| H A D | rt5682s.c | 32 #define DEVICE_ID 0x6749 50 {RT5682S_I2C_CTRL, 0x0007}, 51 {RT5682S_DIG_IN_CTRL_1, 0x0000}, 52 {RT5682S_CHOP_DAC_2, 0x2020}, 53 {RT5682S_VREF_REC_OP_FB_CAP_CTRL_2, 0x0101}, 54 {RT5682S_VREF_REC_OP_FB_CAP_CTRL_1, 0x80c0}, 55 {RT5682S_HP_CALIB_CTRL_9, 0x0002}, 56 {RT5682S_DEPOP_1, 0x0000}, 57 {RT5682S_HP_CHARGE_PUMP_2, 0x3c15}, 58 {RT5682S_DAC1_DIG_VOL, 0xfefe}, [all …]
|
| /linux/drivers/net/ethernet/qlogic/qed/ |
| H A D | qed_mfw_hsi.h | 9 #define MFW_TRACE_SIGNATURE 0x25071946 12 #define MFW_TRACE_EVENTID_MASK 0x00ffff 13 #define MFW_TRACE_PRM_SIZE_MASK 0x0f0000 22 * 0 - just errors will be written to the buffer 24 u32 modules_mask[2]; /* a bit per module, 1 means write it, 0 means 53 #define OFFSIZE_OFFSET_SHIFT 0 54 #define OFFSIZE_OFFSET_MASK 0x0000ffff 57 #define OFFSIZE_SIZE_MASK 0xffff0000 77 #define ETH_SPEED_AUTONEG 0x0 78 #define ETH_SPEED_SMARTLINQ 0x8 [all …]
|
| /linux/drivers/clk/qcom/ |
| H A D | gcc-ipq806x.c | 33 .l_reg = 0x30c4, 34 .m_reg = 0x30c8, 35 .n_reg = 0x30cc, 36 .config_reg = 0x30d4, 37 .mode_reg = 0x30c0, 38 .status_reg = 0x30d8, 49 .enable_reg = 0x34c0, 50 .enable_mask = BIT(0), 62 .l_reg = 0x3164, 63 .m_reg = 0x3168, [all …]
|
| /linux/drivers/scsi/ |
| H A D | sense_codes.h | 7 SENSE_CODE(0x0000, "No additional sense information") 8 SENSE_CODE(0x0001, "Filemark detected") 9 SENSE_CODE(0x0002, "End-of-partition/medium detected") 10 SENSE_CODE(0x0003, "Setmark detected") 11 SENSE_CODE(0x0004, "Beginning-of-partition/medium detected") 12 SENSE_CODE(0x0005, "End-of-data detected") 13 SENSE_CODE(0x0006, "I/O process terminated") 14 SENSE_CODE(0x0007, "Programmable early warning detected") 15 SENSE_CODE(0x0011, "Audio play operation in progress") 16 SENSE_CODE(0x0012, "Audio play operation paused") [all …]
|
| /linux/include/linux/ |
| H A D | pci_ids.h | 15 #define PCI_CLASS_NOT_DEFINED 0x0000 16 #define PCI_CLASS_NOT_DEFINED_VGA 0x0001 18 #define PCI_BASE_CLASS_STORAGE 0x01 19 #define PCI_CLASS_STORAGE_SCSI 0x0100 20 #define PCI_CLASS_STORAGE_IDE 0x0101 21 #define PCI_CLASS_STORAGE_FLOPPY 0x0102 22 #define PCI_CLASS_STORAGE_IPI 0x0103 23 #define PCI_CLASS_STORAGE_RAID 0x0104 24 #define PCI_CLASS_STORAGE_SATA 0x0106 25 #define PCI_CLASS_STORAGE_SATA_AHCI 0x010601 [all …]
|
| /linux/sound/soc/mediatek/mt8195/ |
| H A D | mt8195-reg.h | 13 #define AFE_SRAM_BASE (0x10880000) 14 #define AFE_SRAM_SIZE (0x10000) 16 #define AUDIO_TOP_CON0 (0x0000) 17 #define AUDIO_TOP_CON1 (0x0004) 18 #define AUDIO_TOP_CON2 (0x0008) 19 #define AUDIO_TOP_CON3 (0x000c) 20 #define AUDIO_TOP_CON4 (0x0010) 21 #define AUDIO_TOP_CON5 (0x0014) 22 #define AUDIO_TOP_CON6 (0x0018) 23 #define AFE_MAS_HADDR_MSB (0x0020) [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
| H A D | gc_9_4_2_offset.h | 29 // base address: 0x0 30 …DIDT_SQ_CTRL0 0x0000 31 …DIDT_SQ_CTRL2 0x0002 32 …DIDT_SQ_STALL_CTRL 0x0004 33 …DIDT_SQ_TUNING_CTRL 0x0005 34 …DIDT_SQ_STALL_AUTO_RELEASE_CTRL 0x0006 35 …DIDT_SQ_CTRL3 0x0007 36 …DIDT_SQ_STALL_PATTERN_1_2 0x0008 37 …DIDT_SQ_STALL_PATTERN_3_4 0x0009 38 …DIDT_SQ_STALL_PATTERN_5_6 0x000a [all …]
|
| H A D | gc_9_1_offset.h | 24 …SQ_DEBUG_STS_GLOBAL 0x0309 25 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 26 …SQ_DEBUG_STS_GLOBAL2 0x0310 27 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 28 …SQ_DEBUG_STS_GLOBAL3 0x0311 29 …ne mmSQ_DEBUG_STS_GLOBAL3_BASE_IDX 0 32 // base address: 0x8000 33 …GRBM_CNTL 0x0000 34 …ne mmGRBM_CNTL_BASE_IDX 0 35 …GRBM_SKEW_CNTL 0x0001 [all …]
|
| H A D | gc_9_2_1_offset.h | 24 …SQ_DEBUG_STS_GLOBAL 0x0309 25 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 26 …SQ_DEBUG_STS_GLOBAL2 0x0310 27 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 28 …SQ_DEBUG_STS_GLOBAL3 0x0311 29 …ne mmSQ_DEBUG_STS_GLOBAL3_BASE_IDX 0 32 // base address: 0x8000 33 …GRBM_CNTL 0x0000 34 …ne mmGRBM_CNTL_BASE_IDX 0 35 …GRBM_SKEW_CNTL 0x0001 [all …]
|
| H A D | gc_9_4_3_offset.h | 29 // base address: 0x8000 30 …GRBM_CNTL 0x0000 31 …e regGRBM_CNTL_BASE_IDX 0 32 …GRBM_SKEW_CNTL 0x0001 33 …e regGRBM_SKEW_CNTL_BASE_IDX 0 34 …GRBM_STATUS2 0x0002 35 …e regGRBM_STATUS2_BASE_IDX 0 36 …GRBM_PWR_CNTL 0x0003 37 …e regGRBM_PWR_CNTL_BASE_IDX 0 38 …GRBM_STATUS 0x0004 [all …]
|
| H A D | gc_9_0_offset.h | 24 …SQ_DEBUG_STS_GLOBAL 0x0309 25 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 26 …SQ_DEBUG_STS_GLOBAL2 0x0310 27 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 28 …SQ_DEBUG_STS_GLOBAL3 0x0311 29 …ne mmSQ_DEBUG_STS_GLOBAL3_BASE_IDX 0 32 // base address: 0x8000 33 …GRBM_CNTL 0x0000 34 …ne mmGRBM_CNTL_BASE_IDX 0 35 …GRBM_SKEW_CNTL 0x0001 [all …]
|
| H A D | gc_10_1_0_offset.h | 24 …SQ_DEBUG_STS_GLOBAL 0x10A9 25 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 26 …SQ_DEBUG_STS_GLOBAL2 0x10B0 27 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 30 // base address: 0x4980 31 …SDMA0_DEC_START 0x0000 32 …ne mmSDMA0_DEC_START_BASE_IDX 0 33 …SDMA0_PG_CNTL 0x0016 34 …ne mmSDMA0_PG_CNTL_BASE_IDX 0 35 …SDMA0_PG_CTX_LO 0x0017 [all …]
|
| H A D | gc_11_0_0_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_F32_MISC_CNTL 0x000b 33 …e regSDMA0_F32_MISC_CNTL_BASE_IDX 0 34 …SDMA0_GLOBAL_TIMESTAMP_LO 0x000f 35 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0010 37 …e regSDMA0_GLOBAL_TIMESTAMP_HI_BASE_IDX 0 38 …SDMA0_POWER_CNTL 0x001a [all …]
|
| H A D | gc_12_0_0_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_MCU_MISC_CNTL 0x0001 33 …e regSDMA0_MCU_MISC_CNTL_BASE_IDX 0 34 …SDMA0_UCODE_REV 0x0003 35 …e regSDMA0_UCODE_REV_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_LO 0x0005 37 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 38 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0006 [all …]
|
| H A D | gc_11_0_3_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_F32_MISC_CNTL 0x000b 33 …e regSDMA0_F32_MISC_CNTL_BASE_IDX 0 34 …SDMA0_GLOBAL_TIMESTAMP_LO 0x000f 35 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0010 37 …e regSDMA0_GLOBAL_TIMESTAMP_HI_BASE_IDX 0 38 …SDMA0_POWER_CNTL 0x001a [all …]
|
| H A D | gc_10_3_0_offset.h | 25 …SQ_DEBUG_STS_GLOBAL 0x10A9 26 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 27 …SQ_DEBUG_STS_GLOBAL2 0x10B0 28 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 29 …SQ_DEBUG 0x10B1 30 …ne mmSQ_DEBUG_BASE_IDX 0 33 // base address: 0x4980 34 …SDMA0_DEC_START 0x0000 35 …ne mmSDMA0_DEC_START_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_LO 0x000f [all …]
|