Searched +full:0 +full:x36000000 (Results 1 – 8 of 8) sorted by relevance
| /linux/Documentation/devicetree/bindings/pci/ |
| H A D | intel,keembay-pcie.yaml | 79 reg = <0x37000000 0x00001000>, 80 <0x37300000 0x00001000>, 81 <0x36e00000 0x00200000>, 82 <0x37800000 0x00000200>; 87 ranges = <0x02000000 0 0x36000000 0x36000000 0 0x00e00000>;
|
| H A D | intel,keembay-pcie-ep.yaml | 57 reg = <0x37000000 0x00001000>, 58 <0x37100000 0x00001000>, 59 <0x37300000 0x00001000>, 60 <0x36000000 0x01000000>, 61 <0x37800000 0x00000200>;
|
| H A D | nvidia,tegra194-pcie.yaml | 85 - const: p2u-0 123 0: C0 132 0 : C0 260 bus@0 { 263 ranges = <0x0 0x0 0x0 0x8 0x0>; 268 reg = <0x0 0x14180000 0x0 0x00020000>, /* appl registers (128K) */ 269 <0x0 0x38000000 0x0 0x00040000>, /* configuration space (256K) */ 270 <0x0 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K) */ 271 <0x0 0x38080000 0x0 0x00040000>; /* DBI reg space (256K) */ 278 linux,pci-domain = <0>; [all …]
|
| /linux/arch/arm64/include/asm/ |
| H A D | insn.h | 18 AARCH64_INSN_HINT_NOP = 0x0 << 5, 19 AARCH64_INSN_HINT_YIELD = 0x1 << 5, 20 AARCH64_INSN_HINT_WFE = 0x2 << 5, 21 AARCH64_INSN_HINT_WFI = 0x3 << 5, 22 AARCH64_INSN_HINT_SEV = 0x4 << 5, 23 AARCH64_INSN_HINT_SEVL = 0x5 << 5, 25 AARCH64_INSN_HINT_XPACLRI = 0x07 << 5, 26 AARCH64_INSN_HINT_PACIA_1716 = 0x08 << 5, 27 AARCH64_INSN_HINT_PACIB_1716 = 0x0A << 5, 28 AARCH64_INSN_HINT_AUTIA_1716 = 0x0C << 5, [all …]
|
| /linux/arch/hexagon/kernel/ |
| H A D | vm_init_segtable.S | 16 * Start with mapping PA=0 to both VA=0x0 and VA=0xc000000 as 16MB large pages. 46 /* VA 0x00000000 */ 59 /* VA 0x40000000 */ 68 /* VA 0x80000000 */ 74 /*0xa8*/.word X,X,X,X 77 /*0xa9*/.word BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000),BKPG_IO(0xa9000000) 79 /*0xa9*/.word X,X,X,X 81 /*0xaa*/.word X,X,X,X 82 /*0xab*/.word X,X,X,X 83 /*0xac*/.word X,X,X,X [all …]
|
| /linux/drivers/gpu/drm/gma500/ |
| H A D | cdv_intel_display.c | 28 #define CDV_LIMIT_SINGLE_LVDS_96 0 41 .m1 = {.min = 0, .max = 0}, 53 .m1 = {.min = 0, .max = 0}, 68 .m1 = {.min = 0, .max = 0}, 80 .m1 = {.min = 0, .max = 0}, 92 .m1 = {.min = 0, .max = 0}, 104 .m1 = {.min = 0, .max = 0}, 115 int ret__ = 0; \ 134 ret = wait_for((REG_READ(SB_PCKT) & SB_BUSY) == 0, 1000); in cdv_sb_read() 144 SET_FIELD(0xf, SB_BYTE_ENABLE)); in cdv_sb_read() [all …]
|
| /linux/arch/arm64/boot/dts/nvidia/ |
| H A D | tegra194.dtsi | 20 bus@0 { 25 ranges = <0x0 0x0 0x0 0x0 0x100 0x0>; 29 reg = <0x0 0x00100000 0x0 0xf000>, 30 <0x0 0x0010f000 0x0 0x1000>; 36 reg = <0x0 0x2200000 0x0 0x10000>, 37 <0x0 0x2210000 0x0 0x10000>; 90 gpio-ranges = <&pinmux 0 0 169>; 95 reg = <0x0 0x02300000 0x0 0x1000>; 105 reg = <0x0 0x2390000 0x0 0x1000>, 106 <0x0 0x23a0000 0x0 0x1000>, [all …]
|
| H A D | tegra234.dtsi | 31 bus@0 { 36 ranges = <0x0 0x0 0x0 0x0 0x100 0x0>; 40 reg = <0x0 0x00100000 0x0 0xf000>, 41 <0x0 0x0010f000 0x0 0x1000>; 47 reg = <0x0 0x02080000 0x0 0x00121000>; 48 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 70 reg = <0x0 0x02200000 0x0 0x10000>, 71 <0x0 0x02210000 0x0 0x10000>; 124 gpio-ranges = <&pinmux 0 0 164>; 129 reg = <0x0 0x2430000 0x0 0x19100>; [all …]
|