Searched +full:0 +full:x1c81 (Results 1 – 16 of 16) sorted by relevance
/linux/Documentation/devicetree/bindings/pci/ |
H A D | qcom,pcie-sc7280.yaml | 95 reg = <0 0x01c08000 0 0x3000>, 96 <0 0x40000000 0 0xf1d>, 97 <0 0x40000f20 0 0xa8>, 98 <0 0x40001000 0 0x1000>, 99 <0 0x40100000 0 0x100000>; 101 ranges = <0x01000000 0x0 0x00000000 0x0 0x40200000 0x0 0x100000>, 102 <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>; 104 bus-range = <0x00 0xff>; 156 interrupt-map-mask = <0 0 0 0x7>; 157 interrupt-map = <0 0 0 1 &intc 0 0 0 434 IRQ_TYPE_LEVEL_HIGH>, [all …]
|
/linux/drivers/net/wireless/broadcom/b43legacy/ |
H A D | ilt.c | 23 0xFEB93FFD, 0xFEC63FFD, /* 0 */ 24 0xFED23FFD, 0xFEDF3FFD, 25 0xFEEC3FFE, 0xFEF83FFE, 26 0xFF053FFE, 0xFF113FFE, 27 0xFF1E3FFE, 0xFF2A3FFF, /* 8 */ 28 0xFF373FFF, 0xFF443FFF, 29 0xFF503FFF, 0xFF5D3FFF, 30 0xFF693FFF, 0xFF763FFF, 31 0xFF824000, 0xFF8F4000, /* 16 */ 32 0xFF9B4000, 0xFFA84000, [all …]
|
/linux/drivers/net/wireless/broadcom/b43/ |
H A D | tables.c | 21 0xFEB93FFD, 0xFEC63FFD, /* 0 */ 22 0xFED23FFD, 0xFEDF3FFD, 23 0xFEEC3FFE, 0xFEF83FFE, 24 0xFF053FFE, 0xFF113FFE, 25 0xFF1E3FFE, 0xFF2A3FFF, /* 8 */ 26 0xFF373FFF, 0xFF443FFF, 27 0xFF503FFF, 0xFF5D3FFF, 28 0xFF693FFF, 0xFF763FFF, 29 0xFF824000, 0xFF8F4000, /* 16 */ 30 0xFF9B4000, 0xFFA84000, [all …]
|
/linux/drivers/gpu/drm/meson/ |
H A D | meson_registers.h | 18 #define VPP2_DUMMY_DATA 0x1900 19 #define VPP2_LINE_IN_LENGTH 0x1901 20 #define VPP2_PIC_IN_HEIGHT 0x1902 21 #define VPP2_SCALE_COEF_IDX 0x1903 22 #define VPP2_SCALE_COEF 0x1904 23 #define VPP2_VSC_REGION12_STARTP 0x1905 24 #define VPP2_VSC_REGION34_STARTP 0x1906 25 #define VPP2_VSC_REGION4_ENDP 0x1907 26 #define VPP2_VSC_START_PHASE_STEP 0x1908 27 #define VPP2_VSC_REGION0_PHASE_SLOPE 0x1909 [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/dce/ |
H A D | dce_6_0_d.h | 26 #define ixATTR00 0x0000 27 #define ixATTR01 0x0001 28 #define ixATTR02 0x0002 29 #define ixATTR03 0x0003 30 #define ixATTR04 0x0004 31 #define ixATTR05 0x0005 32 #define ixATTR06 0x0006 33 #define ixATTR07 0x0007 34 #define ixATTR08 0x0008 35 #define ixATTR09 0x0009 [all …]
|
H A D | dce_8_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x1760 28 #define mmPIPE0_PG_ENABLE 0x1761 29 #define mmPIPE0_PG_STATUS 0x1762 30 #define mmPIPE1_PG_CONFIG 0x1764 31 #define mmPIPE1_PG_ENABLE 0x1765 32 #define mmPIPE1_PG_STATUS 0x1766 33 #define mmPIPE2_PG_CONFIG 0x1768 34 #define mmPIPE2_PG_ENABLE 0x1769 35 #define mmPIPE2_PG_STATUS 0x176a 36 #define mmPIPE3_PG_CONFIG 0x176c [all …]
|
H A D | dce_11_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmDCFEV0_PG_CONFIG 0x2db [all …]
|
H A D | dce_10_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmPIPE3_PG_CONFIG 0x2c9 [all …]
|
H A D | dce_11_2_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmPIPE3_PG_CONFIG 0x2c9 [all …]
|
H A D | dce_12_0_offset.h | 27 // base address: 0x48 28 …dispdec_VGA_MEM_WRITE_PAGE_ADDR 0x0012 29 …ne mmdispdec_VGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 33 // base address: 0x4c 34 …dispdec_VGA_MEM_READ_PAGE_ADDR 0x0014 35 …ne mmdispdec_VGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 39 // base address: 0x0 40 …DC_PERFMON0_PERFCOUNTER_CNTL 0x0020 42 …DC_PERFMON0_PERFCOUNTER_CNTL2 0x0021 44 …DC_PERFMON0_PERFCOUNTER_STATE 0x0022 [all …]
|
/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/ |
H A D | dcn_3_2_0_offset.h | 27 // base address: 0x0 28 …DENTIST_DISPCLK_CNTL 0x0064 33 // base address: 0x0 34 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 36 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 38 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042 40 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043 42 …DP_DTO_DBUF_EN 0x0044 44 …DSCCLK3_DTO_PARAM 0x0045 46 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048 [all …]
|
H A D | dcn_3_2_1_offset.h | 27 // base address: 0x0 28 …DENTIST_DISPCLK_CNTL 0x0064 33 // base address: 0x0 34 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 36 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 38 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042 40 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043 42 …DP_DTO_DBUF_EN 0x0044 44 …DSCCLK3_DTO_PARAM 0x0045 46 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048 [all …]
|
H A D | dcn_4_1_0_offset.h | 11 // base address: 0x0 12 …DENTIST_DISPCLK_CNTL 0x0064 17 // base address: 0x0 18 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 20 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 22 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042 24 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043 26 …DP_DTO_DBUF_EN 0x0044 28 …DSCCLK3_DTO_PARAM 0x0045 30 …DSCCLK4_DTO_PARAM 0x0046 [all …]
|
H A D | dcn_3_1_4_offset.h | 31 // base address: 0x0 32 …AZCONTROLLER0_CORB_WRITE_POINTER 0x0000 33 …e regAZCONTROLLER0_CORB_WRITE_POINTER_BASE_IDX 0 34 …AZCONTROLLER0_CORB_READ_POINTER 0x0000 35 …e regAZCONTROLLER0_CORB_READ_POINTER_BASE_IDX 0 36 …AZCONTROLLER0_CORB_CONTROL 0x0001 37 …e regAZCONTROLLER0_CORB_CONTROL_BASE_IDX 0 38 …AZCONTROLLER0_CORB_STATUS 0x0001 39 …e regAZCONTROLLER0_CORB_STATUS_BASE_IDX 0 40 …AZCONTROLLER0_CORB_SIZE 0x0001 [all …]
|
H A D | dcn_3_5_1_offset.h | 7 // base address: 0x1300000 8 …OBAL_CAPABILITIES 0x4b7000 10 …NOR_VERSION 0x4b7000 12 …JOR_VERSION 0x4b7000 14 …TPUT_PAYLOAD_CAPABILITY 0x4b7001 16 …PUT_PAYLOAD_CAPABILITY 0x4b7001 18 …OBAL_CONTROL 0x4b7002 20 …KE_ENABLE 0x4b7003 22 …ATE_CHANGE_STATUS 0x4b7003 24 …OBAL_STATUS 0x4b7004 [all …]
|
H A D | dcn_3_5_0_offset.h | 28 // base address: 0x1300000 29 …OBAL_CAPABILITIES 0x4b7000 31 …NOR_VERSION 0x4b7000 33 …JOR_VERSION 0x4b7000 35 …TPUT_PAYLOAD_CAPABILITY 0x4b7001 37 …PUT_PAYLOAD_CAPABILITY 0x4b7001 39 …OBAL_CONTROL 0x4b7002 41 …KE_ENABLE 0x4b7003 43 …ATE_CHANGE_STATUS 0x4b7003 45 …OBAL_STATUS 0x4b7004 [all …]
|