Searched +full:0 +full:x1670 (Results 1 – 16 of 16) sorted by relevance
| /linux/arch/arm64/boot/dts/airoha/ |
| H A D | en7581.dtsi | 20 reg = <0x0 0x84000000 0x0 0xa00000>; 25 reg = <0x0 0x84b00000 0x0 0x100000>; 30 reg = <0x0 0x85000000 0x0 0x1a00000>; 35 reg = <0x0 0x86b00000 0x0 0x100000>; 40 reg = <0x0 0x86d00000 0x0 0x100000>; 51 #size-cells = <0>; 73 cpu0: cpu@0 { 76 reg = <0x0>; 85 reg = <0x1>; 94 reg = <0x2>; [all …]
|
| /linux/arch/mips/pic32/pic32mzda/ |
| H A D | early_pin.c | 10 #define PPS_BASE 0x1f800000 13 #define INT1R 0x1404 14 #define INT2R 0x1408 15 #define INT3R 0x140C 16 #define INT4R 0x1410 17 #define T2CKR 0x1418 18 #define T3CKR 0x141C 19 #define T4CKR 0x1420 20 #define T5CKR 0x1424 21 #define T6CKR 0x1428 [all …]
|
| /linux/drivers/media/pci/cx25821/ |
| H A D | cx25821-medusa-reg.h | 13 #define HOST_REGISTER1 0x0000 14 #define HOST_REGISTER2 0x0001 17 #define CHIP_CTRL 0x0100 18 #define AFE_AB_CTRL 0x0104 19 #define AFE_CD_CTRL 0x0108 20 #define AFE_EF_CTRL 0x010C 21 #define AFE_GH_CTRL 0x0110 22 #define DENC_AB_CTRL 0x0114 23 #define BYP_AB_CTRL 0x0118 24 #define MON_A_CTRL 0x011C [all …]
|
| /linux/drivers/gpu/drm/loongson/ |
| H A D | lsdc_regs.h | 24 #define LS7A1000_PIXPLL0_REG 0x04B0 25 #define LS7A1000_PIXPLL1_REG 0x04C0 28 #define LS7A1000_PLL_GFX_REG 0x0490 30 #define LS7A1000_CONF_REG_BASE 0x10010000 34 #define LS7A2000_PIXPLL0_REG 0x04B0 35 #define LS7A2000_PIXPLL1_REG 0x04C0 38 #define LS7A2000_PLL_GFX_REG 0x0490 40 #define LS7A2000_CONF_REG_BASE 0x10010000 43 #define CFG_PIX_FMT_MASK GENMASK(2, 0) 46 LSDC_PF_NONE = 0, [all …]
|
| /linux/drivers/bus/fsl-mc/ |
| H A D | fsl-mc-uapi.c | 29 #define FSL_MC_CHECK_MODULE_ID BIT(0) 33 DPDBG_DUMP = 0, 83 .cmdid_value = 0x1300, 84 .cmdid_mask = 0xFFF0, 89 .cmdid_value = 0x1400, 90 .cmdid_mask = 0xFFF0, 95 .cmdid_value = 0x8300, 96 .cmdid_mask = 0xFFF0, 101 .cmdid_value = 0x1510, 102 .cmdid_mask = 0xFFF0, [all …]
|
| /linux/sound/soc/codecs/ |
| H A D | rt1011.h | 11 #define RT1011_DEVICE_ID_NUM 0x1011 13 #define RT1011_RESET 0x0000 14 #define RT1011_CLK_1 0x0002 15 #define RT1011_CLK_2 0x0004 16 #define RT1011_CLK_3 0x0006 17 #define RT1011_CLK_4 0x0008 18 #define RT1011_PLL_1 0x000a 19 #define RT1011_PLL_2 0x000c 20 #define RT1011_SRC_1 0x000e 21 #define RT1011_SRC_2 0x0010 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dce/ |
| H A D | dce_6_0_d.h | 26 #define ixATTR00 0x0000 27 #define ixATTR01 0x0001 28 #define ixATTR02 0x0002 29 #define ixATTR03 0x0003 30 #define ixATTR04 0x0004 31 #define ixATTR05 0x0005 32 #define ixATTR06 0x0006 33 #define ixATTR07 0x0007 34 #define ixATTR08 0x0008 35 #define ixATTR09 0x0009 [all …]
|
| H A D | dce_8_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x1760 28 #define mmPIPE0_PG_ENABLE 0x1761 29 #define mmPIPE0_PG_STATUS 0x1762 30 #define mmPIPE1_PG_CONFIG 0x1764 31 #define mmPIPE1_PG_ENABLE 0x1765 32 #define mmPIPE1_PG_STATUS 0x1766 33 #define mmPIPE2_PG_CONFIG 0x1768 34 #define mmPIPE2_PG_ENABLE 0x1769 35 #define mmPIPE2_PG_STATUS 0x176a 36 #define mmPIPE3_PG_CONFIG 0x176c [all …]
|
| H A D | dce_11_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmDCFEV0_PG_CONFIG 0x2db [all …]
|
| H A D | dce_10_0_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmPIPE3_PG_CONFIG 0x2c9 [all …]
|
| H A D | dce_11_2_d.h | 27 #define mmPIPE0_PG_CONFIG 0x2c0 28 #define mmPIPE0_PG_ENABLE 0x2c1 29 #define mmPIPE0_PG_STATUS 0x2c2 30 #define mmPIPE1_PG_CONFIG 0x2c3 31 #define mmPIPE1_PG_ENABLE 0x2c4 32 #define mmPIPE1_PG_STATUS 0x2c5 33 #define mmPIPE2_PG_CONFIG 0x2c6 34 #define mmPIPE2_PG_ENABLE 0x2c7 35 #define mmPIPE2_PG_STATUS 0x2c8 36 #define mmPIPE3_PG_CONFIG 0x2c9 [all …]
|
| /linux/drivers/gpu/drm/radeon/ |
| H A D | radeon_reg.h | 62 #define RADEON_MC_AGP_LOCATION 0x014c 63 #define RADEON_MC_AGP_START_MASK 0x0000FFFF 64 #define RADEON_MC_AGP_START_SHIFT 0 65 #define RADEON_MC_AGP_TOP_MASK 0xFFFF0000 67 #define RADEON_MC_FB_LOCATION 0x0148 68 #define RADEON_MC_FB_START_MASK 0x0000FFFF 69 #define RADEON_MC_FB_START_SHIFT 0 70 #define RADEON_MC_FB_TOP_MASK 0xFFFF0000 72 #define RADEON_AGP_BASE_2 0x015c /* r200+ only */ 73 #define RADEON_AGP_BASE 0x0170 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
| H A D | gc_10_1_0_offset.h | 24 …SQ_DEBUG_STS_GLOBAL 0x10A9 25 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 26 …SQ_DEBUG_STS_GLOBAL2 0x10B0 27 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 30 // base address: 0x4980 31 …SDMA0_DEC_START 0x0000 32 …ne mmSDMA0_DEC_START_BASE_IDX 0 33 …SDMA0_PG_CNTL 0x0016 34 …ne mmSDMA0_PG_CNTL_BASE_IDX 0 35 …SDMA0_PG_CTX_LO 0x0017 [all …]
|
| H A D | gc_12_0_0_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_MCU_MISC_CNTL 0x0001 33 …e regSDMA0_MCU_MISC_CNTL_BASE_IDX 0 34 …SDMA0_UCODE_REV 0x0003 35 …e regSDMA0_UCODE_REV_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_LO 0x0005 37 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 38 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0006 [all …]
|
| H A D | gc_10_3_0_offset.h | 25 …SQ_DEBUG_STS_GLOBAL 0x10A9 26 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 27 …SQ_DEBUG_STS_GLOBAL2 0x10B0 28 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 29 …SQ_DEBUG 0x10B1 30 …ne mmSQ_DEBUG_BASE_IDX 0 33 // base address: 0x4980 34 …SDMA0_DEC_START 0x0000 35 …ne mmSDMA0_DEC_START_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_LO 0x000f [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dcn/ |
| H A D | dcn_1_0_offset.h | 27 // base address: 0x1300000 31 // base address: 0x1300000 35 // base address: 0x1300000 39 // base address: 0x1300000 43 // base address: 0x1300000 47 // base address: 0x1300020 51 // base address: 0x1300040 55 // base address: 0x1300060 59 // base address: 0x1300080 63 // base address: 0x13000a0 [all …]
|