| /linux/drivers/gpu/drm/msm/disp/mdp5/ | 
| H A D | mdp5_cfg.c | 22 			0,35 		.base = { 0x00500, 0x00600, 0x00700, 0x00800, 0x00900 },
 36 		.flush_hw_mask = 0x0003ffff,
 40 		.base = { 0x01100, 0x01500, 0x01900 },
 45 			0,
 49 		.base = { 0x01d00, 0x02100, 0x02500 },
 53 			0,
 57 		.base = { 0x02900, 0x02d00 },
 60 			0,
 64 		.base = { 0x03100, 0x03500, 0x03900, 0x03d00, 0x04100 },
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/firmware/ | 
| H A D | coreboot.txt | 21 	0xc0389481 that resides in the topmost 8 bytes of the area.30 			reg = <0xfdfea000 0x264>,
 31 			      <0xfdfea000 0x16000>;
 
 | 
| /linux/arch/arm/boot/dts/sigmastar/ | 
| H A D | mstar-infinity.dtsi | 46 	reg = <0xa0000000 0x16000>;
 | 
| /linux/drivers/media/pci/intel/ipu6/ | 
| H A D | ipu6-platform-isys-csi2-reg.h | 9 #define CSI_REG_BASE			0x22000010 #define CSI_REG_PORT_BASE(id)		(CSI_REG_BASE + (id) * 0x1000)
 13 #define CSI_REG_PORT_GPREG_SRST                 0x0
 14 #define CSI_REG_PORT_GPREG_CSI2_SLV_REG_SRST    0x4
 15 #define CSI_REG_PORT_GPREG_CSI2_PORT_CONTROL    0x8
 24 #define CSI_PORT_REG_BASE_IRQ_CSI               0x80
 25 #define CSI_PORT_REG_BASE_IRQ_CSI_SYNC          0xA0
 26 #define CSI_PORT_REG_BASE_IRQ_S2M_SIDS0TOS7     0xC0
 27 #define CSI_PORT_REG_BASE_IRQ_S2M_SIDS8TOS15    0xE0
 29 #define CSI_PORT_REG_BASE_IRQ_EDGE_OFFSET	0x0
 [all …]
 
 | 
| /linux/arch/arm/mach-imx/ | 
| H A D | mx2x.h | 16 #define MX2x_AIPI_BASE_ADDR		0x1000000018 #define MX2x_DMA_BASE_ADDR			(MX2x_AIPI_BASE_ADDR + 0x01000)
 19 #define MX2x_WDOG_BASE_ADDR			(MX2x_AIPI_BASE_ADDR + 0x02000)
 20 #define MX2x_GPT1_BASE_ADDR			(MX2x_AIPI_BASE_ADDR + 0x03000)
 21 #define MX2x_GPT2_BASE_ADDR			(MX2x_AIPI_BASE_ADDR + 0x04000)
 22 #define MX2x_GPT3_BASE_ADDR			(MX2x_AIPI_BASE_ADDR + 0x05000)
 23 #define MX2x_PWM_BASE_ADDR			(MX2x_AIPI_BASE_ADDR + 0x06000)
 24 #define MX2x_RTC_BASE_ADDR			(MX2x_AIPI_BASE_ADDR + 0x07000)
 25 #define MX2x_KPP_BASE_ADDR			(MX2x_AIPI_BASE_ADDR + 0x08000)
 26 #define MX2x_OWIRE_BASE_ADDR			(MX2x_AIPI_BASE_ADDR + 0x09000)
 [all …]
 
 | 
| /linux/arch/powerpc/boot/dts/fsl/ | 
| H A D | interlaken-lac-portals.dtsi | 34 #address-cells = <0x1>;35 #size-cells = <0x1>;
 38 lportal0: lac-portal@0 {
 39 	compatible = "fsl,interlaken-lac-portal-v1.0";
 40 	reg = <0x0 0x1000>;
 44 	compatible = "fsl,interlaken-lac-portal-v1.0";
 45 	reg = <0x1000 0x1000>;
 49 	compatible = "fsl,interlaken-lac-portal-v1.0";
 50 	reg = <0x2000 0x1000>;
 54 	compatible = "fsl,interlaken-lac-portal-v1.0";
 [all …]
 
 | 
| /linux/drivers/gpu/drm/amd/include/asic_reg/bif/ | 
| H A D | bif_3_0_d.h | 26 #define ixPB0_DFT_DEBUG_CTRL_REG0 0x1300C27 #define ixPB0_DFT_JIT_INJ_REG0 0x13000
 28 #define ixPB0_DFT_JIT_INJ_REG1 0x13004
 29 #define ixPB0_DFT_JIT_INJ_REG2 0x13008
 30 #define ixPB0_GLB_CTRL_REG0 0x10004
 31 #define ixPB0_GLB_CTRL_REG1 0x10008
 32 #define ixPB0_GLB_CTRL_REG2 0x1000C
 33 #define ixPB0_GLB_CTRL_REG3 0x10010
 34 #define ixPB0_GLB_CTRL_REG4 0x10014
 35 #define ixPB0_GLB_CTRL_REG5 0x10018
 [all …]
 
 | 
| /linux/sound/pci/au88x0/ | 
| H A D | au8810.h | 11 #define NR_ADB		0x1012 #define NR_WT		0x00
 13 #define NR_SRC		0x10
 14 #define NR_A3D		0x10
 15 #define NR_MIXIN	0x20
 16 #define NR_MIXOUT	0x10
 20 #define VORTEX_ADBDMA_STAT 0x27e00	/* read only, subbuffer, DMA pos */
 21 #define		POS_MASK 0x00000fff
 22 #define     POS_SHIFT 0x0
 23 #define 	ADB_SUBBUF_MASK 0x00003000	/* ADB only. */
 [all …]
 
 | 
| H A D | au8830.h | 18 #define NR_ADB 0x2019 #define NR_SRC 0x10
 20 #define NR_A3D 0x10
 21 #define NR_MIXIN 0x20
 22 #define NR_MIXOUT 0x10
 23 #define NR_WT 0x40
 26 #define VORTEX_ADBDMA_STAT 0x27e00	/* read only, subbuffer, DMA pos */
 27 #define		POS_MASK 0x00000fff
 28 #define     POS_SHIFT 0x0
 29 #define 	ADB_SUBBUF_MASK 0x00003000	/* ADB only. */
 [all …]
 
 | 
| /linux/drivers/soc/tegra/cbb/ | 
| H A D | tegra234-cbb.c | 8  * Error types supported by CBB2.0 are:27 #define FABRIC_EN_CFG_INTERRUPT_ENABLE_0_0	0x0
 28 #define FABRIC_EN_CFG_STATUS_0_0		0x40
 29 #define FABRIC_EN_CFG_ADDR_INDEX_0_0		0x60
 30 #define FABRIC_EN_CFG_ADDR_LOW_0		0x80
 31 #define FABRIC_EN_CFG_ADDR_HI_0			0x84
 33 #define FABRIC_EN_CFG_TARGET_NODE_ADDR_INDEX_0_0 0x100
 34 #define FABRIC_EN_CFG_TARGET_NODE_ADDR_LOW_0    0x140
 35 #define FABRIC_EN_CFG_TARGET_NODE_ADDR_HI_0     0x144
 37 #define FABRIC_MN_INITIATOR_ERR_EN_0		0x200
 [all …]
 
 | 
| /linux/arch/x86/platform/ce4100/ | 
| H A D | falconfalls.dts | 16 		#size-cells = <0>;18 		cpu@0 {
 21 			reg = <0>;
 26 	soc@0 {
 36 			reg = <0xfec00000 0x1000>;
 41 			reg = <0xfed00000 0x200>;
 46 			reg = <0xfee00000 0x1000>;
 54 			bus-range = <0 0>;
 55 			ranges = <0x2000000 0 0xbffff000 0xbffff000 0 0x1000
 56 				  0x2000000 0 0xdffe0000 0xdffe0000 0 0x1000
 [all …]
 
 | 
| /linux/Documentation/devicetree/bindings/powerpc/fsl/ | 
| H A D | interlaken-lac.txt | 31 There is a full register set at 0x0000-0x0FFF (also known as the "hypervisor"32 version), and a subset at 0x1000-0x1FFF.  The former is a superset of the
 45 		IP Block Revision Register (IPBRR0) at offset 0x0BF8.
 51 			0x02000100	T4240
 78 		reg = <0x229000 0x1000>;
 84 		reg = <0x228000 0x1000>;
 136 		Register (IPBRR0), at offset 0x0BF8, and Y is the Minor version
 161 	#address-cells = <0x1>;
 162 	#size-cells = <0x1>;
 164 	ranges = <0x0 0xf 0xf4400000 0x20000>;
 [all …]
 
 | 
| /linux/arch/arm/boot/dts/arm/ | 
| H A D | vexpress-v2m.dtsi | 27 		ranges = <0x40000000 0x40000000 0x10000000>,28 			 <0x10000000 0x10000000 0x00020000>;
 31 		interrupt-map-mask = <0 63>;
 32 		interrupt-map = <0  0 &gic GIC_SPI  0 IRQ_TYPE_LEVEL_HIGH>,
 33 				<0  1 &gic GIC_SPI  1 IRQ_TYPE_LEVEL_HIGH>,
 34 				<0  2 &gic GIC_SPI  2 IRQ_TYPE_LEVEL_HIGH>,
 35 				<0  3 &gic GIC_SPI  3 IRQ_TYPE_LEVEL_HIGH>,
 36 				<0  4 &gic GIC_SPI  4 IRQ_TYPE_LEVEL_HIGH>,
 37 				<0  5 &gic GIC_SPI  5 IRQ_TYPE_LEVEL_HIGH>,
 38 				<0  6 &gic GIC_SPI  6 IRQ_TYPE_LEVEL_HIGH>,
 [all …]
 
 | 
| /linux/drivers/gpu/drm/lima/ | 
| H A D | lima_device.c | 52 	LIMA_IP_DESC(pmu,         false, false, 0x02000, 0x02000, pmu,      "pmu"),53 	LIMA_IP_DESC(l2_cache0,   true,  true,  0x01000, 0x10000, l2_cache, NULL),
 54 	LIMA_IP_DESC(l2_cache1,   false, true,  -1,      0x01000, l2_cache, NULL),
 55 	LIMA_IP_DESC(l2_cache2,   false, false, -1,      0x11000, l2_cache, NULL),
 56 	LIMA_IP_DESC(gp,          true,  true,  0x00000, 0x00000, gp,       "gp"),
 57 	LIMA_IP_DESC(pp0,         true,  true,  0x08000, 0x08000, pp,       "pp0"),
 58 	LIMA_IP_DESC(pp1,         false, false, 0x0A000, 0x0A000, pp,       "pp1"),
 59 	LIMA_IP_DESC(pp2,         false, false, 0x0C000, 0x0C000, pp,       "pp2"),
 60 	LIMA_IP_DESC(pp3,         false, false, 0x0E000, 0x0E000, pp,       "pp3"),
 61 	LIMA_IP_DESC(pp4,         false, false, -1,      0x28000, pp,       "pp4"),
 [all …]
 
 | 
| /linux/drivers/interconnect/qcom/ | 
| H A D | sm8650.c | 29 	.port_offsets = { 0xc000 },31 	.urg_fwd = 0,
 32 	.prio_fwd_disable = 0,
 47 	.port_offsets = { 0xd000 },
 49 	.urg_fwd = 0,
 50 	.prio_fwd_disable = 0,
 74 	.port_offsets = { 0xe000 },
 76 	.urg_fwd = 0,
 77 	.prio_fwd_disable = 0,
 92 	.port_offsets = { 0xf000 },
 [all …]
 
 | 
| H A D | milos.c | 142 	.port_offsets = { 0xc000 },144 	.urg_fwd = 0,
 159 	.port_offsets = { 0xf200 },
 161 	.urg_fwd = 0,
 176 	.port_offsets = { 0x10000 },
 178 	.urg_fwd = 0,
 193 	.port_offsets = { 0x14000 },
 195 	.urg_fwd = 0,
 210 	.port_offsets = { 0x12000 },
 212 	.urg_fwd = 0,
 [all …]
 
 | 
| H A D | sc7280.c | 27 		.port_offsets = { 0x7000 },29 		.urg_fwd = 0,
 42 		.port_offsets = { 0x11000 },
 44 		.urg_fwd = 0,
 57 		.port_offsets = { 0x8000 },
 59 		.urg_fwd = 0,
 81 		.port_offsets = { 0xc000 },
 83 		.urg_fwd = 0,
 96 		.port_offsets = { 0xe000 },
 98 		.urg_fwd = 0,
 [all …]
 
 | 
| /linux/drivers/clk/qcom/ | 
| H A D | camcc-sm6350.c | 37 	{ 249600000, 2000000000, 0 },42 	.l = 0x1f,
 43 	.alpha = 0x4000,
 44 	.config_ctl_val = 0x20485699,
 45 	.config_ctl_hi_val = 0x00002067,
 46 	.test_ctl_val = 0x40000000,
 47 	.test_ctl_hi_val = 0x00000002,
 48 	.user_ctl_val = 0x00000101,
 49 	.user_ctl_hi_val = 0x00004805,
 53 	.offset = 0x0,
 [all …]
 
 | 
| H A D | gcc-sdm660.c | 51 	.offset = 0x0,54 		.enable_reg = 0x52000,
 55 		.enable_mask = BIT(0),
 81 	.offset = 0x00000,
 94 	.offset = 0x1000,
 97 		.enable_reg = 0x52000,
 124 	.offset = 0x1000,
 137 	.offset = 0x77000,
 140 		.enable_reg = 0x52000,
 154 	.offset = 0x77000,
 [all …]
 
 | 
| H A D | gcc-msm8909.c | 52 	{ P_XO, 0 },64 	.offset = 0x21000,
 67 		.enable_reg = 0x45000,
 68 		.enable_mask = BIT(0),
 80 	.offset = 0x21000,
 94 	.l_reg = 0x20004,
 95 	.m_reg = 0x20008,
 96 	.n_reg = 0x2000c,
 97 	.config_reg = 0x20010,
 98 	.mode_reg = 0x20000,
 [all …]
 
 | 
| H A D | gcc-sm8750.c | 54 	.offset = 0x0,57 		.enable_reg = 0x52020,
 58 		.enable_mask = BIT(0),
 71 	{ 0x1, 2 },
 76 	.offset = 0x0,
 93 	.offset = 0x1000,
 96 		.enable_reg = 0x52020,
 110 	.offset = 0x4000,
 113 		.enable_reg = 0x52020,
 127 	.offset = 0x7000,
 [all …]
 
 | 
| /linux/arch/arm64/boot/dts/qcom/ | 
| H A D | msm8976.dtsi | 27 			#clock-cells = <0>;33 		#size-cells = <0>;
 35 		cpu0: cpu@0 {
 38 			reg = <0x0>;
 49 			reg = <0x1>;
 60 			reg = <0x2>;
 71 			reg = <0x3>;
 82 			reg = <0x100>;
 93 			reg = <0x101>;
 104 			reg = <0x102>;
 [all …]
 
 | 
| H A D | msm8917.dtsi | 21 			#clock-cells = <0>;26 			#clock-cells = <0>;
 32 		#size-cells = <0>;
 36 			reg = <0x100>;
 55 			reg = <0x101>;
 68 			reg = <0x102>;
 81 			reg = <0x103>;
 113 			cluster_sleep_0: cluster-sleep-0 {
 115 				arm,psci-suspend-param = <0x41000053>;
 125 			cpu_sleep_0: cpu-sleep-0 {
 [all …]
 
 | 
| /linux/drivers/scsi/qla2xxx/ | 
| H A D | qla_fw.h | 14 #define MBS_CHECKSUM_ERROR	0x401015 #define MBS_INVALID_PRODUCT_KEY	0x4020
 55 #define PDS_PLOGI_PENDING	0x03
 56 #define PDS_PLOGI_COMPLETE	0x04
 57 #define PDS_PRLI_PENDING	0x05
 58 #define PDS_PRLI_COMPLETE	0x06
 59 #define PDS_PORT_UNAVAILABLE	0x07
 60 #define PDS_PRLO_PENDING	0x09
 61 #define PDS_LOGO_PENDING	0x11
 62 #define PDS_PRLI2_PENDING	0x12
 [all …]
 
 | 
| /linux/arch/arm/boot/dts/ti/omap/ | 
| H A D | omap5-l4.dtsi | 1 &l4_cfg {						/* 0x4a000000 */4 	clocks = <&l4cfg_clkctrl OMAP5_L4_CFG_CLKCTRL 0>;
 6 	reg = <0x4a000000 0x800>,
 7 	      <0x4a000800 0x800>,
 8 	      <0x4a001000 0x1000>;
 12 	ranges = <0x00000000 0x4a000000 0x080000>,	/* segment 0 */
 13 		 <0x00080000 0x4a080000 0x080000>,	/* segment 1 */
 14 		 <0x00100000 0x4a100000 0x080000>,	/* segment 2 */
 15 		 <0x00180000 0x4a180000 0x080000>,	/* segment 3 */
 16 		 <0x00200000 0x4a200000 0x080000>,	/* segment 4 */
 [all …]
 
 |