Searched +full:0 +full:x12400000 (Results 1 – 10 of 10) sorted by relevance
/freebsd/sys/contrib/device-tree/Bindings/soc/qcom/ |
H A D | qcom,gsbi.yaml | 20 A GSBI controller node can contain 0 or more child nodes representing serial 68 "spi@[0-9a-f]+$": 72 "i2c@[0-9a-f]+$": 76 "serial@[0-9a-f]+$": 98 reg = <0x12440000 0x100>; 111 reg = <0x12450000 0x100>, 112 <0x12400000 0x03>; 113 interrupts = <0 193 IRQ_TYPE_LEVEL_HIGH>; 120 reg = <0x12460000 0x1000>; 121 pinctrl-0 = <&i2c1_pins>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/samsung/ |
H A D | exynos54xx.dtsi | 42 <7 0>, 60 reg = <0x02020000 0x54000>; 63 ranges = <0 0x02020000 0x54000>; 65 smp-sram@0 { 67 reg = <0x0 0x1000>; 72 reg = <0x53000 0x1000>; 79 reg = <0x101c0000 0xb00>; 96 reg = <0x101d0000 0x100>; 102 reg = <0x12d10000 0x100>; 111 reg = <0x12ca0000 0x1000>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/qcom/ |
H A D | qcom-msm8960.dtsi | 20 #size-cells = <0>; 21 interrupts = <GIC_PPI 14 0x304>; 23 cpu@0 { 27 reg = <0>; 52 reg = <0x80000000 0>; 57 interrupts = <GIC_PPI 10 0x304>; 64 #clock-cells = <0>; 71 #clock-cells = <0>; 78 #clock-cells = <0>; 103 reg = <0x02000000 0x1000>, [all …]
|
H A D | qcom-msm8660.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 24 reg = <0>; 45 reg = <0x0 0x0>; 56 #clock-cells = <0>; 63 #clock-cells = <0>; 70 #clock-cells = <0>; 86 reg = < 0x02080000 0x1000 >, 87 < 0x02081000 0x1000 >; 92 interrupts = <GIC_PPI 0 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_EDGE_RISING)>, [all …]
|
H A D | qcom-ipq8064.dtsi | 23 #size-cells = <0>; 25 cpu0: cpu@0 { 29 reg = <0>; 54 polling-delay-passive = <0>; 55 polling-delay = <0>; 56 thermal-sensors = <&tsens 0>; 74 polling-delay-passive = <0>; 75 polling-delay = <0>; 94 polling-delay-passive = <0>; 95 polling-delay = <0>; [all …]
|
H A D | qcom-apq8064.dtsi | 25 reg = <0x80000000 0x200000>; 30 reg = <0x8f000000 0x700000>; 37 #size-cells = <0>; 39 CPU0: cpu@0 { 43 reg = <0>; 100 memory@0 { 102 reg = <0x0 0x0>; 111 coefficients = <1199 0>; 132 coefficients = <1132 0>; 153 coefficients = <1199 0>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm64/renesas/ |
H A D | r9a08g045.dtsi | 18 #size-cells = <0>; 20 cpu0: cpu@0 { 22 reg = <0>; 30 L3_CA55: cache-controller-0 { 34 cache-size = <0x40000>; 40 #clock-cells = <0>; 42 clock-frequency = <0>; 59 reg = <0 0x1004b800 0 0x400>; 77 reg = <0 0x10090000 0 0x400>; 93 #size-cells = <0>; [all …]
|
/freebsd/sys/dev/qlnx/qlnxe/ |
H A D | ecore_init_values.h | 35 0x00030003, 0xffff0000, /* if phase != 'engine', skip 3 ops (no DMAE) */ 36 0x00020002, 0x00020000, /* if mode != '!asic', skip 2 ops */ 37 0x0280c201, 0x00000000, /* write 0x0 to address 0x50184 */ 38 0x02810201, 0x00000000, /* write 0x0 to address 0x50204 */ 40 0x00110003, 0xffff0000, /* if phase != 'engine', skip 17 ops (no DMAE) */ 41 0x00030002, 0x00020000, /* if mode != '!asic', skip 3 ops */ 42 0x0048c201, 0x00000000, /* write 0x0 to address 0x9184 */ 43 0x0048d201, 0x00000000, /* write 0x0 to address 0x91a4 */ 44 0x004ba601, 0x00000001, /* write 0x1 to address 0x974c */ 45 0x00020002, 0x00be0000, /* if mode != '(!asic)&bb', skip 2 ops */ [all …]
|
/freebsd/contrib/llvm-project/llvm/lib/Target/Hexagon/ |
H A D | HexagonDepMask.h | 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 17 0xf0000000, 18 0xb0000000, 19 0x0fe03fe0, 20 0 }, 23 0xffc00000, 24 0x76000000, 25 0x00203fe0, 26 0 }, 29 0xff800000, [all …]
|
/freebsd/tools/test/iconv/ref/ |
H A D | UTF-32BE-rev | 1 0x00 = 0x00000000 2 0x01 = 0x01000000 3 0x02 = 0x02000000 4 0x03 = 0x03000000 5 0x04 = 0x04000000 6 0x05 = 0x05000000 7 0x06 = 0x06000000 8 0x07 = 0x07000000 9 0x08 = 0x08000000 10 0x09 = 0x09000000 [all …]
|