Searched +full:0 +full:x12200000 (Results 1 – 8 of 8) sorted by relevance
/freebsd/sys/contrib/device-tree/Bindings/mmc/ |
H A D | synopsys-dw-mshc.yaml | 84 reg = <0x12200000 0x1000>; 85 interrupts = <0 75 0>; 94 #size-cells = <0>; 102 data-addr = <0x200>; 103 fifo-depth = <0x80>;
|
H A D | exynos-dw-mshc.txt | 30 ignored for Exynos4 SoC's. The valid range of divider value is 0 to 7. 51 - valid value for tx phase shift and rx phase shift is 0 to 7. 54 - if CIU clock divider value is 0 (that is divide by 1), both tx and rx 55 phase shift clocks should be 0. 76 reg = <0x12200000 0x1000>; 77 interrupts = <0 75 0>; 79 #size-cells = <0>; 86 fifo-depth = <0x80>; 91 samsung,dw-mshc-hs400-timing = <0 2>;
|
/freebsd/sys/contrib/device-tree/src/arm/samsung/ |
H A D | exynos5410.dtsi | 31 #size-cells = <0>; 33 cpu0: cpu@0 { 36 reg = <0x0>; 43 reg = <0x1>; 50 reg = <0x2>; 57 reg = <0x3>; 70 reg = <0x10040000 0x5000>; 78 reg = <0x10010000 0x30000>; 84 reg = <0x03810000 0x0c>; 92 reg = <0x10060000 0x100>; [all …]
|
H A D | exynos5250.dtsi | 47 #size-cells = <0>; 60 cpu0: cpu@0 { 63 reg = <0>; 80 cpu0_opp_table: opp-table-0 { 176 reg = <0x02020000 0x30000>; 179 ranges = <0 0x02020000 0x30000>; 181 smp-sram@0 { 183 reg = <0x0 0x1000>; 188 reg = <0x2f000 0x1000>; 194 reg = <0x10044000 0x20>; [all …]
|
H A D | exynos5420.dtsi | 153 cluster_a15_opp_table: opp-table-0 { 270 reg = <0x10d20000 0x1000>; 271 ranges = <0x0 0x10d20000 0x6000>; 276 reg = <0x4000 0x1000>; 281 reg = <0x5000 0x1000>; 287 reg = <0x10010000 0x30000>; 293 reg = <0x03810000 0x0c>; 303 reg = <0x11000000 0x10000>; 316 #size-cells = <0>; 317 reg = <0x12200000 0x2000>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm/qcom/ |
H A D | qcom-msm8660.dtsi | 18 #size-cells = <0>; 20 cpu@0 { 24 reg = <0>; 45 reg = <0x0 0x0>; 56 #clock-cells = <0>; 63 #clock-cells = <0>; 70 #clock-cells = <0>; 86 reg = < 0x02080000 0x1000 >, 87 < 0x02081000 0x1000 >; 92 interrupts = <GIC_PPI 0 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_EDGE_RISING)>, [all …]
|
/freebsd/tools/test/iconv/ref/ |
H A D | UTF-32BE-rev | 1 0x00 = 0x00000000 2 0x01 = 0x01000000 3 0x02 = 0x02000000 4 0x03 = 0x03000000 5 0x04 = 0x04000000 6 0x05 = 0x05000000 7 0x06 = 0x06000000 8 0x07 = 0x07000000 9 0x08 = 0x08000000 10 0x09 = 0x09000000 [all …]
|
/freebsd/sys/dev/qlnx/qlnxe/ |
H A D | ecore_init_values.h | 35 0x00030003, 0xffff0000, /* if phase != 'engine', skip 3 ops (no DMAE) */ 36 0x00020002, 0x00020000, /* if mode != '!asic', skip 2 ops */ 37 0x0280c201, 0x00000000, /* write 0x0 to address 0x50184 */ 38 0x02810201, 0x00000000, /* write 0x0 to address 0x50204 */ 40 0x00110003, 0xffff0000, /* if phase != 'engine', skip 17 ops (no DMAE) */ 41 0x00030002, 0x00020000, /* if mode != '!asic', skip 3 ops */ 42 0x0048c201, 0x00000000, /* write 0x0 to address 0x9184 */ 43 0x0048d201, 0x00000000, /* write 0x0 to address 0x91a4 */ 44 0x004ba601, 0x00000001, /* write 0x1 to address 0x974c */ 45 0x00020002, 0x00be0000, /* if mode != '(!asic)&bb', skip 2 ops */ [all …]
|