| /linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
| H A D | gc_9_4_1_offset.h | 25 // base address: 0x8000 26 …GRBM_CNTL 0x0000 27 …ne mmGRBM_CNTL_BASE_IDX 0 28 …GRBM_SKEW_CNTL 0x0001 29 …ne mmGRBM_SKEW_CNTL_BASE_IDX 0 30 …GRBM_STATUS2 0x0002 31 …ne mmGRBM_STATUS2_BASE_IDX 0 32 …GRBM_PWR_CNTL 0x0003 33 …ne mmGRBM_PWR_CNTL_BASE_IDX 0 34 …GRBM_STATUS 0x0004 [all …]
|
| H A D | gc_9_4_2_offset.h | 29 // base address: 0x0 30 …DIDT_SQ_CTRL0 0x0000 31 …DIDT_SQ_CTRL2 0x0002 32 …DIDT_SQ_STALL_CTRL 0x0004 33 …DIDT_SQ_TUNING_CTRL 0x0005 34 …DIDT_SQ_STALL_AUTO_RELEASE_CTRL 0x0006 35 …DIDT_SQ_CTRL3 0x0007 36 …DIDT_SQ_STALL_PATTERN_1_2 0x0008 37 …DIDT_SQ_STALL_PATTERN_3_4 0x0009 38 …DIDT_SQ_STALL_PATTERN_5_6 0x000a [all …]
|
| H A D | gc_9_0_offset.h | 24 …SQ_DEBUG_STS_GLOBAL 0x0309 25 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 26 …SQ_DEBUG_STS_GLOBAL2 0x0310 27 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 28 …SQ_DEBUG_STS_GLOBAL3 0x0311 29 …ne mmSQ_DEBUG_STS_GLOBAL3_BASE_IDX 0 32 // base address: 0x8000 33 …GRBM_CNTL 0x0000 34 …ne mmGRBM_CNTL_BASE_IDX 0 35 …GRBM_SKEW_CNTL 0x0001 [all …]
|
| /linux/drivers/tty/serial/8250/ |
| H A D | 8250_pericom.c | 11 #define PCI_DEVICE_ID_ACCESSIO_PCIE_COM_2SDB 0x1051 12 #define PCI_DEVICE_ID_ACCESSIO_MPCIE_COM_2S 0x1053 13 #define PCI_DEVICE_ID_ACCESSIO_PCIE_COM422_4 0x105a 14 #define PCI_DEVICE_ID_ACCESSIO_PCIE_COM485_4 0x105b 15 #define PCI_DEVICE_ID_ACCESSIO_PCIE_COM_4SDB 0x105c 16 #define PCI_DEVICE_ID_ACCESSIO_MPCIE_COM_4S 0x105e 17 #define PCI_DEVICE_ID_ACCESSIO_PCIE_COM422_8 0x106a 18 #define PCI_DEVICE_ID_ACCESSIO_PCIE_COM485_8 0x106b 19 #define PCI_DEVICE_ID_ACCESSIO_PCIE_COM232_2DB 0x1091 20 #define PCI_DEVICE_ID_ACCESSIO_MPCIE_COM232_2 0x1093 [all …]
|
| H A D | 8250_mid.c | 18 #define PCI_DEVICE_ID_INTEL_PNW_UART1 0x081b 19 #define PCI_DEVICE_ID_INTEL_PNW_UART2 0x081c 20 #define PCI_DEVICE_ID_INTEL_PNW_UART3 0x081d 21 #define PCI_DEVICE_ID_INTEL_TNG_UART 0x1191 22 #define PCI_DEVICE_ID_INTEL_CDF_UART 0x18d8 23 #define PCI_DEVICE_ID_INTEL_DNV_UART 0x19d8 26 #define INTEL_MID_UART_FISR 0x08 27 #define INTEL_MID_UART_PS 0x30 28 #define INTEL_MID_UART_MUL 0x34 29 #define INTEL_MID_UART_DIV 0x38 [all …]
|
| H A D | 8250_pci.c | 30 #define PCI_VENDOR_ID_SBSMODULARIO 0x124B 31 #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B 32 #define PCI_DEVICE_ID_OCTPRO 0x0001 33 #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108 34 #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208 35 #define PCI_SUBDEVICE_ID_POCTAL232 0x0308 36 #define PCI_SUBDEVICE_ID_POCTAL422 0x0408 37 #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500 38 #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530 39 #define PCI_VENDOR_ID_ADVANTECH 0x13fe [all …]
|
| /linux/arch/arm/boot/dts/nxp/mxs/ |
| H A D | imx23-pinfunc.h | 13 #define MX23_PAD_GPMI_D00__GPMI_D00 0x0000 14 #define MX23_PAD_GPMI_D01__GPMI_D01 0x0010 15 #define MX23_PAD_GPMI_D02__GPMI_D02 0x0020 16 #define MX23_PAD_GPMI_D03__GPMI_D03 0x0030 17 #define MX23_PAD_GPMI_D04__GPMI_D04 0x0040 18 #define MX23_PAD_GPMI_D05__GPMI_D05 0x0050 19 #define MX23_PAD_GPMI_D06__GPMI_D06 0x0060 20 #define MX23_PAD_GPMI_D07__GPMI_D07 0x0070 21 #define MX23_PAD_GPMI_D08__GPMI_D08 0x0080 22 #define MX23_PAD_GPMI_D09__GPMI_D09 0x0090 [all …]
|
| H A D | imx28-pinfunc.h | 13 #define MX28_PAD_GPMI_D00__GPMI_D0 0x0000 14 #define MX28_PAD_GPMI_D01__GPMI_D1 0x0010 15 #define MX28_PAD_GPMI_D02__GPMI_D2 0x0020 16 #define MX28_PAD_GPMI_D03__GPMI_D3 0x0030 17 #define MX28_PAD_GPMI_D04__GPMI_D4 0x0040 18 #define MX28_PAD_GPMI_D05__GPMI_D5 0x0050 19 #define MX28_PAD_GPMI_D06__GPMI_D6 0x0060 20 #define MX28_PAD_GPMI_D07__GPMI_D7 0x0070 21 #define MX28_PAD_GPMI_CE0N__GPMI_CE0N 0x0100 22 #define MX28_PAD_GPMI_CE1N__GPMI_CE1N 0x0110 [all …]
|
| /linux/arch/x86/pci/ |
| H A D | intel_mid.c | 40 #define PCIE_CAP_OFFSET 0x100 43 #define PCI_DEVICE_ID_INTEL_MRFLD_MMC 0x1190 44 #define PCI_DEVICE_ID_INTEL_MRFLD_HSU 0x1191 47 #define PCIE_VNDR_CAP_ID_FIXED_BAR 0x00 /* Fixed BAR (TBD) */ 48 #define PCI_FIXED_BAR_0_SIZE 0x04 49 #define PCI_FIXED_BAR_1_SIZE 0x08 50 #define PCI_FIXED_BAR_2_SIZE 0x0c 51 #define PCI_FIXED_BAR_3_SIZE 0x10 52 #define PCI_FIXED_BAR_4_SIZE 0x14 53 #define PCI_FIXED_BAR_5_SIZE 0x1c [all …]
|
| /linux/Documentation/driver-api/media/drivers/ccs/ |
| H A D | ccs-regs.asc | 19 module_model_id 0x0000 16 20 module_revision_number_major 0x0002 8 21 frame_count 0x0005 8 22 pixel_order 0x0006 8 23 - e GRBG 0 27 MIPI_CCS_version 0x0007 8 28 - e v1_0 0x10 29 - e v1_1 0x11 31 - f minor 0 3 32 data_pedestal 0x0008 16 [all …]
|
| /linux/drivers/net/ethernet/mellanox/mlxsw/ |
| H A D | spectrum_acl_bloom_filter.c | 26 * | Chunk 2 Key blocks 11-8 | Chunk 1 Key blocks 7-4 | Chunk 0 Key blocks 3-0 | 42 * | 183:158 | 157:148 | 147:144 | 143:0 | 44 * | 0 | region ID | eRP ID | 4 Key blocks (18 Bytes) | 58 * polynomial which is 0x8529 (1 + x^3 + x^5 + x^8 + x^10 + x^15 and 62 0x0000, 0x8529, 0x8f7b, 0x0a52, 0x9bdf, 0x1ef6, 0x14a4, 0x918d, 63 0xb297, 0x37be, 0x3dec, 0xb8c5, 0x2948, 0xac61, 0xa633, 0x231a, 64 0xe007, 0x652e, 0x6f7c, 0xea55, 0x7bd8, 0xfef1, 0xf4a3, 0x718a, 65 0x5290, 0xd7b9, 0xddeb, 0x58c2, 0xc94f, 0x4c66, 0x4634, 0xc31d, 66 0x4527, 0xc00e, 0xca5c, 0x4f75, 0xdef8, 0x5bd1, 0x5183, 0xd4aa, 67 0xf7b0, 0x7299, 0x78cb, 0xfde2, 0x6c6f, 0xe946, 0xe314, 0x663d, [all …]
|
| /linux/drivers/media/i2c/ccs/ |
| H A D | ccs-regs.h | 20 #define CCS_R_MODULE_MODEL_ID CCI_REG16(0x0000) 21 #define CCS_R_MODULE_REVISION_NUMBER_MAJOR CCI_REG8(0x0002) 22 #define CCS_R_FRAME_COUNT CCI_REG8(0x0005) 23 #define CCS_R_PIXEL_ORDER CCI_REG8(0x0006) 24 #define CCS_PIXEL_ORDER_GRBG 0U 28 #define CCS_R_MIPI_CCS_VERSION CCI_REG8(0x0007) 29 #define CCS_MIPI_CCS_VERSION_V1_0 0x10 30 #define CCS_MIPI_CCS_VERSION_V1_1 0x11 32 #define CCS_MIPI_CCS_VERSION_MAJOR_MASK 0xf0 33 #define CCS_MIPI_CCS_VERSION_MINOR_SHIFT 0U [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dpcs/ |
| H A D | dpcs_3_1_4_offset.h | 31 // base address: 0x0 32 …DPCSSYS_CR0_SUP_DIG_IDCODE_LO 0x0000 33 …DPCSSYS_CR0_SUP_DIG_IDCODE_HI 0x0001 34 …DPCSSYS_CR0_SUP_DIG_REFCLK_OVRD_IN 0x0002 35 …DPCSSYS_CR0_SUP_DIG_MPLLA_DIV_CLK_OVRD_IN 0x0003 36 …DPCSSYS_CR0_SUP_DIG_MPLLA_HDMI_CLK_OVRD_IN 0x0004 37 …DPCSSYS_CR0_SUP_DIG_MPLLB_DIV_CLK_OVRD_IN 0x0005 38 …DPCSSYS_CR0_SUP_DIG_MPLLB_HDMI_CLK_OVRD_IN 0x0006 39 …DPCSSYS_CR0_SUP_DIG_MPLLA_OVRD_IN_0 0x0007 40 …DPCSSYS_CR0_SUP_DIG_MPLLA_OVRD_IN_1 0x0008 [all …]
|
| H A D | dpcs_4_2_0_offset.h | 27 // base address: 0x0 28 …DPCSSYS_CR0_DPCSSYS_CR_ADDR 0x2934 30 …DPCSSYS_CR0_DPCSSYS_CR_DATA 0x2935 35 // base address: 0x360 36 …DPCSSYS_CR1_DPCSSYS_CR_ADDR 0x2a0c 38 …DPCSSYS_CR1_DPCSSYS_CR_DATA 0x2a0d 43 // base address: 0x6c0 44 …DPCSSYS_CR2_DPCSSYS_CR_ADDR 0x2ae4 46 …DPCSSYS_CR2_DPCSSYS_CR_DATA 0x2ae5 51 // base address: 0xa20 [all …]
|
| H A D | dpcs_4_2_2_offset.h | 14 // base address: 0x0 15 …DPCSSYS_CR0_DPCSSYS_CR_ADDR 0x2934 17 …DPCSSYS_CR0_DPCSSYS_CR_DATA 0x2935 22 // base address: 0x360 23 …DPCSSYS_CR1_DPCSSYS_CR_ADDR 0x2a0c 25 …DPCSSYS_CR1_DPCSSYS_CR_DATA 0x2a0d 30 // base address: 0x6c0 31 …DPCSSYS_CR2_DPCSSYS_CR_ADDR 0x2ae4 33 …DPCSSYS_CR2_DPCSSYS_CR_DATA 0x2ae5 38 // base address: 0xa20 [all …]
|
| H A D | dpcs_4_2_3_offset.h | 31 // base address: 0x0 32 …DPCSSYS_CR0_DPCSSYS_CR_ADDR 0x2934 34 …DPCSSYS_CR0_DPCSSYS_CR_DATA 0x2935 39 // base address: 0x360 40 …DPCSSYS_CR1_DPCSSYS_CR_ADDR 0x2a0c 42 …DPCSSYS_CR1_DPCSSYS_CR_DATA 0x2a0d 47 // base address: 0x6c0 48 …DPCSSYS_CR2_DPCSSYS_CR_ADDR 0x2ae4 50 …DPCSSYS_CR2_DPCSSYS_CR_DATA 0x2ae5 55 // base address: 0xa20 [all …]
|
| /linux/include/linux/ |
| H A D | pci_ids.h | 15 #define PCI_CLASS_NOT_DEFINED 0x0000 16 #define PCI_CLASS_NOT_DEFINED_VGA 0x0001 18 #define PCI_BASE_CLASS_STORAGE 0x01 19 #define PCI_CLASS_STORAGE_SCSI 0x0100 20 #define PCI_CLASS_STORAGE_IDE 0x0101 21 #define PCI_CLASS_STORAGE_FLOPPY 0x0102 22 #define PCI_CLASS_STORAGE_IPI 0x0103 23 #define PCI_CLASS_STORAGE_RAID 0x0104 24 #define PCI_CLASS_STORAGE_SATA 0x0106 25 #define PCI_CLASS_STORAGE_SATA_AHCI 0x010601 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dcn/ |
| H A D | dcn_2_0_1_offset.h | 27 // base address: 0x0 28 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 30 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 32 …DP_DTO_DBUF_EN 0x0044 34 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048 36 …REFCLK_CNTL 0x0049 38 …REFCLK_CGTT_BLK_CTRL_REG 0x004b 40 …DCCG_PERFMON_CNTL2 0x004e 42 …DCCG_DS_DTO_INCR 0x0053 44 …DCCG_DS_DTO_MODULO 0x0054 [all …]
|
| H A D | dcn_2_1_0_offset.h | 27 // base address: 0x48 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 35 // base address: 0x3b4 36 …CRTC8_IDX 0x002d 38 …CRTC8_DATA 0x002d 40 …GENFC_WT 0x002e 42 …GENS1 0x002e [all …]
|
| H A D | dcn_3_0_1_offset.h | 27 // base address: 0x48 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 35 // base address: 0x3b4 36 …CRTC8_IDX 0x002d 38 …CRTC8_DATA 0x002d 40 …GENFC_WT 0x002e 42 …GENS1 0x002e [all …]
|
| H A D | dcn_3_2_0_offset.h | 27 // base address: 0x0 28 …DENTIST_DISPCLK_CNTL 0x0064 33 // base address: 0x0 34 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 36 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 38 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042 40 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043 42 …DP_DTO_DBUF_EN 0x0044 44 …DSCCLK3_DTO_PARAM 0x0045 46 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048 [all …]
|
| H A D | dcn_3_2_1_offset.h | 27 // base address: 0x0 28 …DENTIST_DISPCLK_CNTL 0x0064 33 // base address: 0x0 34 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 36 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 38 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042 40 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043 42 …DP_DTO_DBUF_EN 0x0044 44 …DSCCLK3_DTO_PARAM 0x0045 46 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048 [all …]
|
| H A D | dcn_4_1_0_offset.h | 11 // base address: 0x0 12 …DENTIST_DISPCLK_CNTL 0x0064 17 // base address: 0x0 18 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 20 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 22 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042 24 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043 26 …DP_DTO_DBUF_EN 0x0044 28 …DSCCLK3_DTO_PARAM 0x0045 30 …DSCCLK4_DTO_PARAM 0x0046 [all …]
|
| /linux/sound/soc/codecs/ |
| H A D | wm8962.h | 16 #define WM8962_SYSCLK_MCLK 0 30 #define WM8962_LEFT_INPUT_VOLUME 0x00 31 #define WM8962_RIGHT_INPUT_VOLUME 0x01 32 #define WM8962_HPOUTL_VOLUME 0x02 33 #define WM8962_HPOUTR_VOLUME 0x03 34 #define WM8962_CLOCKING1 0x04 35 #define WM8962_ADC_DAC_CONTROL_1 0x05 36 #define WM8962_ADC_DAC_CONTROL_2 0x06 37 #define WM8962_AUDIO_INTERFACE_0 0x07 38 #define WM8962_CLOCKING2 0x08 [all …]
|
| /linux/drivers/scsi/qla2xxx/ |
| H A D | qla_mbx.c | 33 for (i = 0; i < ARRAY_SIZE(mb_str); i++) { in mb_to_str() 77 for (i = 0; i < ARRAY_SIZE(rom_cmds); i++) { in is_rom_cmd() 83 return 0; in is_rom_cmd() 98 * 0 : QLA_SUCCESS = cmd performed success 109 unsigned long flags = 0; in qla2x00_mailbox_command() 113 uint16_t command = 0; in qla2x00_mailbox_command() 124 ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__); in qla2x00_mailbox_command() 127 ql_log(ql_log_warn, vha, 0x1001, in qla2x00_mailbox_command() 133 ql_log(ql_log_warn, vha, 0x1002, in qla2x00_mailbox_command() 141 ql_log(ql_log_warn, vha, 0xd04e, in qla2x00_mailbox_command() [all …]
|