Home
last modified time | relevance | path

Searched +full:0 +full:x0fca (Results 1 – 20 of 20) sorted by relevance

/linux/drivers/mfd/
H A Dwm8994-regmap.c18 { 0x0001, 0x0000 }, /* R1 - Power Management (1) */
19 { 0x0002, 0x6000 }, /* R2 - Power Management (2) */
20 { 0x0003, 0x0000 }, /* R3 - Power Management (3) */
21 { 0x0004, 0x0000 }, /* R4 - Power Management (4) */
22 { 0x0005, 0x0000 }, /* R5 - Power Management (5) */
23 { 0x0006, 0x0000 }, /* R6 - Power Management (6) */
24 { 0x0015, 0x0000 }, /* R21 - Input Mixer (1) */
25 { 0x0018, 0x008B }, /* R24 - Left Line Input 1&2 Volume */
26 { 0x0019, 0x008B }, /* R25 - Left Line Input 3&4 Volume */
27 { 0x001A, 0x008B }, /* R26 - Right Line Input 1&2 Volume */
[all …]
/linux/sound/soc/codecs/
H A Dwm8962.c101 return 0; \
104 WM8962_REGULATOR_EVENT(0)
114 { 0, 0x009F }, /* R0 - Left Input volume */
115 { 1, 0x049F }, /* R1 - Right Input volume */
116 { 2, 0x0000 }, /* R2 - HPOUTL volume */
117 { 3, 0x0000 }, /* R3 - HPOUTR volume */
119 { 5, 0x0018 }, /* R5 - ADC & DAC Control 1 */
120 { 6, 0x2008 }, /* R6 - ADC & DAC Control 2 */
121 { 7, 0x000A }, /* R7 - Audio Interface 0 */
122 { 8, 0x01E4 }, /* R8 - Clocking2 */
[all …]
/linux/drivers/usb/storage/
H A Dunusual_devs.h56 UNUSUAL_DEV( 0x03eb, 0x2002, 0x0100, 0x0100,
63 UNUSUAL_DEV( 0x03ee, 0x6906, 0x0003, 0x0003,
69 UNUSUAL_DEV( 0x03f0, 0x0107, 0x0200, 0x0200,
72 USB_SC_8070, USB_PR_CB, NULL, 0),
75 UNUSUAL_DEV( 0x03f0, 0x070c, 0x0000, 0x0000,
85 UNUSUAL_DEV( 0x03f0, 0x4002, 0x0001, 0x0001,
90 UNUSUAL_DEV( 0x03f3, 0x0001, 0x0000, 0x9999,
101 UNUSUAL_DEV( 0x0409, 0x0040, 0x0000, 0x9999,
108 UNUSUAL_DEV( 0x040d, 0x6205, 0x0003, 0x0003,
119 UNUSUAL_DEV( 0x0411, 0x001c, 0x0113, 0x0113,
[all …]
/linux/drivers/gpu/drm/amd/include/asic_reg/dcn/
H A Ddcn_2_0_1_offset.h27 // base address: 0x0
28 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040
30 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041
32 …DP_DTO_DBUF_EN 0x0044
34 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048
36 …REFCLK_CNTL 0x0049
38 …REFCLK_CGTT_BLK_CTRL_REG 0x004b
40 …DCCG_PERFMON_CNTL2 0x004e
42 …DCCG_DS_DTO_INCR 0x0053
44 …DCCG_DS_DTO_MODULO 0x0054
[all …]
H A Ddcn_3_0_0_offset.h8 // base address: 0x0
9 …VGA_MEM_WRITE_PAGE_ADDR 0x0000
10 …VGA_MEM_WRITE_PAGE_ADDR 0x0000
11 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0
12 …VGA_MEM_READ_PAGE_ADDR 0x0001
13 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0
14 …VGA_RENDER_CONTROL 0x0000
16 …VGA_SEQUENCER_RESET_CONTROL 0x0001
18 …VGA_MODE_CONTROL 0x0002
20 …VGA_SURFACE_PITCH_SELECT 0x0003
[all …]
H A Ddcn_2_1_0_offset.h27 // base address: 0x48
28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000
29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0
30 …VGA_MEM_READ_PAGE_ADDR 0x0001
31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0
35 // base address: 0x3b4
36 …CRTC8_IDX 0x002d
38 …CRTC8_DATA 0x002d
40 …GENFC_WT 0x002e
42 …GENS1 0x002e
[all …]
H A Ddcn_3_0_1_offset.h27 // base address: 0x48
28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000
29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0
30 …VGA_MEM_READ_PAGE_ADDR 0x0001
31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0
35 // base address: 0x3b4
36 …CRTC8_IDX 0x002d
38 …CRTC8_DATA 0x002d
40 …GENFC_WT 0x002e
42 …GENS1 0x002e
[all …]
H A Ddcn_3_2_0_offset.h27 // base address: 0x0
28 …DENTIST_DISPCLK_CNTL 0x0064
33 // base address: 0x0
34 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040
36 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041
38 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042
40 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043
42 …DP_DTO_DBUF_EN 0x0044
44 …DSCCLK3_DTO_PARAM 0x0045
46 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048
[all …]
H A Ddcn_3_2_1_offset.h27 // base address: 0x0
28 …DENTIST_DISPCLK_CNTL 0x0064
33 // base address: 0x0
34 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040
36 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041
38 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042
40 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043
42 …DP_DTO_DBUF_EN 0x0044
44 …DSCCLK3_DTO_PARAM 0x0045
46 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048
[all …]
H A Ddcn_1_0_offset.h27 // base address: 0x1300000
31 // base address: 0x1300000
35 // base address: 0x1300000
39 // base address: 0x1300000
43 // base address: 0x1300000
47 // base address: 0x1300020
51 // base address: 0x1300040
55 // base address: 0x1300060
59 // base address: 0x1300080
63 // base address: 0x13000a0
[all …]
H A Ddcn_4_1_0_offset.h11 // base address: 0x0
12 …DENTIST_DISPCLK_CNTL 0x0064
17 // base address: 0x0
18 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040
20 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041
22 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042
24 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043
26 …DP_DTO_DBUF_EN 0x0044
28 …DSCCLK3_DTO_PARAM 0x0045
30 …DSCCLK4_DTO_PARAM 0x0046
[all …]
H A Ddcn_3_0_2_offset.h27 // base address: 0x0
28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000
29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0
30 …VGA_MEM_READ_PAGE_ADDR 0x0001
31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0
32 …VGA_RENDER_CONTROL 0x0000
34 …VGA_SEQUENCER_RESET_CONTROL 0x0001
36 …VGA_MODE_CONTROL 0x0002
38 …VGA_SURFACE_PITCH_SELECT 0x0003
40 …VGA_MEMORY_BASE_ADDRESS 0x0004
[all …]
H A Ddcn_3_1_6_offset.h30 // base address: 0x1300000
31 …CONTROLLER0_GLOBAL_CAPABILITIES 0x4b7000
33 …CONTROLLER0_MINOR_VERSION 0x4b7000
35 …CONTROLLER0_MAJOR_VERSION 0x4b7000
37 …CONTROLLER0_OUTPUT_PAYLOAD_CAPABILITY 0x4b7001
39 …CONTROLLER0_INPUT_PAYLOAD_CAPABILITY 0x4b7001
41 …CONTROLLER0_GLOBAL_CONTROL 0x4b7002
43 …CONTROLLER0_WAKE_ENABLE 0x4b7003
45 …CONTROLLER0_STATE_CHANGE_STATUS 0x4b7003
47 …CONTROLLER0_GLOBAL_STATUS 0x4b7004
[all …]
H A Ddcn_3_1_4_offset.h31 // base address: 0x0
32 …AZCONTROLLER0_CORB_WRITE_POINTER 0x0000
33 …e regAZCONTROLLER0_CORB_WRITE_POINTER_BASE_IDX 0
34 …AZCONTROLLER0_CORB_READ_POINTER 0x0000
35 …e regAZCONTROLLER0_CORB_READ_POINTER_BASE_IDX 0
36 …AZCONTROLLER0_CORB_CONTROL 0x0001
37 …e regAZCONTROLLER0_CORB_CONTROL_BASE_IDX 0
38 …AZCONTROLLER0_CORB_STATUS 0x0001
39 …e regAZCONTROLLER0_CORB_STATUS_BASE_IDX 0
40 …AZCONTROLLER0_CORB_SIZE 0x0001
[all …]
H A Ddcn_3_5_1_offset.h7 // base address: 0x1300000
8 …OBAL_CAPABILITIES 0x4b7000
10 …NOR_VERSION 0x4b7000
12 …JOR_VERSION 0x4b7000
14 …TPUT_PAYLOAD_CAPABILITY 0x4b7001
16 …PUT_PAYLOAD_CAPABILITY 0x4b7001
18 …OBAL_CONTROL 0x4b7002
20 …KE_ENABLE 0x4b7003
22 …ATE_CHANGE_STATUS 0x4b7003
24 …OBAL_STATUS 0x4b7004
[all …]
H A Ddcn_3_5_0_offset.h28 // base address: 0x1300000
29 …OBAL_CAPABILITIES 0x4b7000
31 …NOR_VERSION 0x4b7000
33 …JOR_VERSION 0x4b7000
35 …TPUT_PAYLOAD_CAPABILITY 0x4b7001
37 …PUT_PAYLOAD_CAPABILITY 0x4b7001
39 …OBAL_CONTROL 0x4b7002
41 …KE_ENABLE 0x4b7003
43 …ATE_CHANGE_STATUS 0x4b7003
45 …OBAL_STATUS 0x4b7004
[all …]
H A Ddcn_3_1_5_offset.h27 // base address: 0x0
28 …DENTIST_DISPCLK_CNTL 0x0064
33 // base address: 0x0
34 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040
36 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041
38 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042
40 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043
42 …DP_DTO_DBUF_EN 0x0044
44 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048
46 …DCCG_GATE_DISABLE_CNTL4 0x0049
[all …]
H A Ddcn_3_1_2_offset.h27 // base address: 0x1300000
28 …CONTROLLER0_GLOBAL_CAPABILITIES 0x4b7000
30 …CONTROLLER0_MINOR_VERSION 0x4b7000
32 …CONTROLLER0_MAJOR_VERSION 0x4b7000
34 …CONTROLLER0_OUTPUT_PAYLOAD_CAPABILITY 0x4b7001
36 …CONTROLLER0_INPUT_PAYLOAD_CAPABILITY 0x4b7001
38 …CONTROLLER0_GLOBAL_CONTROL 0x4b7002
40 …CONTROLLER0_WAKE_ENABLE 0x4b7003
42 …CONTROLLER0_STATE_CHANGE_STATUS 0x4b7003
44 …CONTROLLER0_GLOBAL_STATUS 0x4b7004
[all …]
H A Ddcn_2_0_0_offset.h27 // base address: 0x0
28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000
29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0
30 …VGA_MEM_READ_PAGE_ADDR 0x0001
31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0
32 …VGA_RENDER_CONTROL 0x0000
34 …VGA_SEQUENCER_RESET_CONTROL 0x0001
36 …VGA_MODE_CONTROL 0x0002
38 …VGA_SURFACE_PITCH_SELECT 0x0003
40 …VGA_MEMORY_BASE_ADDRESS 0x0004
[all …]
/linux/drivers/gpu/drm/amd/include/asic_reg/dce/
H A Ddce_12_0_offset.h27 // base address: 0x48
28 …dispdec_VGA_MEM_WRITE_PAGE_ADDR 0x0012
29 …ne mmdispdec_VGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0
33 // base address: 0x4c
34 …dispdec_VGA_MEM_READ_PAGE_ADDR 0x0014
35 …ne mmdispdec_VGA_MEM_READ_PAGE_ADDR_BASE_IDX 0
39 // base address: 0x0
40 …DC_PERFMON0_PERFCOUNTER_CNTL 0x0020
42 …DC_PERFMON0_PERFCOUNTER_CNTL2 0x0021
44 …DC_PERFMON0_PERFCOUNTER_STATE 0x0022
[all …]