| /linux/drivers/gpu/drm/amd/include/asic_reg/nbif/ |
| H A D | nbif_6_1_offset.h | 26 // base address: 0x0 27 … 0x0000 // duplicate 28 … 0x0002 // duplicate 29 … 0x0004 // duplicate 30 … 0x0006 // duplicate 31 … 0x0008 // duplicate 32 … 0x0009 // duplicate 33 … 0x000a // duplicate 34 … 0x000b // duplicate 35 … 0x000c // duplicate [all …]
|
| /linux/drivers/gpu/drm/nouveau/nvkm/engine/device/ |
| H A D | pci.c | 43 { 0x10de, 0x0010, NULL, { .tv_gpio = 4 } }, 50 { 0x1462, 0x5710, NULL, { .tv_pin_mask = 0xc } }, 57 { 0x19da, 0x1035, NULL, { .tv_pin_mask = 0xc } }, 58 { 0x19da, 0x2035, NULL, { .tv_pin_mask = 0xc } }, 64 { 0x10de, 0x0595, "Tesla T10 Processor" }, 65 { 0x10de, 0x068f, "Tesla T10 Processor" }, 66 { 0x10de, 0x0697, "Tesla M1060" }, 67 { 0x10de, 0x0714, "Tesla M1060" }, 68 { 0x10de, 0x0743, "Tesla M1060" }, 74 { 0x106b, 0x00a7, "GeForce 8800 GS" }, [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dcn/ |
| H A D | dcn_2_0_1_offset.h | 27 // base address: 0x0 28 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 30 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 32 …DP_DTO_DBUF_EN 0x0044 34 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048 36 …REFCLK_CNTL 0x0049 38 …REFCLK_CGTT_BLK_CTRL_REG 0x004b 40 …DCCG_PERFMON_CNTL2 0x004e 42 …DCCG_DS_DTO_INCR 0x0053 44 …DCCG_DS_DTO_MODULO 0x0054 [all …]
|
| H A D | dcn_3_0_3_offset.h | 12 // base address: 0x0 13 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 14 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 15 …VGA_MEM_READ_PAGE_ADDR 0x0001 16 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 17 …VGA_RENDER_CONTROL 0x0000 19 …VGA_SEQUENCER_RESET_CONTROL 0x0001 21 …VGA_MODE_CONTROL 0x0002 23 …VGA_SURFACE_PITCH_SELECT 0x0003 25 …VGA_MEMORY_BASE_ADDRESS 0x0004 [all …]
|
| H A D | dcn_2_1_0_offset.h | 27 // base address: 0x48 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 35 // base address: 0x3b4 36 …CRTC8_IDX 0x002d 38 …CRTC8_DATA 0x002d 40 …GENFC_WT 0x002e 42 …GENS1 0x002e [all …]
|
| H A D | dcn_3_0_1_offset.h | 27 // base address: 0x48 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 35 // base address: 0x3b4 36 …CRTC8_IDX 0x002d 38 …CRTC8_DATA 0x002d 40 …GENFC_WT 0x002e 42 …GENS1 0x002e [all …]
|
| H A D | dcn_1_0_offset.h | 27 // base address: 0x1300000 31 // base address: 0x1300000 35 // base address: 0x1300000 39 // base address: 0x1300000 43 // base address: 0x1300000 47 // base address: 0x1300020 51 // base address: 0x1300040 55 // base address: 0x1300060 59 // base address: 0x1300080 63 // base address: 0x13000a0 [all …]
|
| H A D | dcn_3_0_2_offset.h | 27 // base address: 0x0 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 32 …VGA_RENDER_CONTROL 0x0000 34 …VGA_SEQUENCER_RESET_CONTROL 0x0001 36 …VGA_MODE_CONTROL 0x0002 38 …VGA_SURFACE_PITCH_SELECT 0x0003 40 …VGA_MEMORY_BASE_ADDRESS 0x0004 [all …]
|
| H A D | dcn_3_1_6_offset.h | 30 // base address: 0x1300000 31 …CONTROLLER0_GLOBAL_CAPABILITIES 0x4b7000 33 …CONTROLLER0_MINOR_VERSION 0x4b7000 35 …CONTROLLER0_MAJOR_VERSION 0x4b7000 37 …CONTROLLER0_OUTPUT_PAYLOAD_CAPABILITY 0x4b7001 39 …CONTROLLER0_INPUT_PAYLOAD_CAPABILITY 0x4b7001 41 …CONTROLLER0_GLOBAL_CONTROL 0x4b7002 43 …CONTROLLER0_WAKE_ENABLE 0x4b7003 45 …CONTROLLER0_STATE_CHANGE_STATUS 0x4b7003 47 …CONTROLLER0_GLOBAL_STATUS 0x4b7004 [all …]
|
| H A D | dcn_3_1_4_offset.h | 31 // base address: 0x0 32 …AZCONTROLLER0_CORB_WRITE_POINTER 0x0000 33 …e regAZCONTROLLER0_CORB_WRITE_POINTER_BASE_IDX 0 34 …AZCONTROLLER0_CORB_READ_POINTER 0x0000 35 …e regAZCONTROLLER0_CORB_READ_POINTER_BASE_IDX 0 36 …AZCONTROLLER0_CORB_CONTROL 0x0001 37 …e regAZCONTROLLER0_CORB_CONTROL_BASE_IDX 0 38 …AZCONTROLLER0_CORB_STATUS 0x0001 39 …e regAZCONTROLLER0_CORB_STATUS_BASE_IDX 0 40 …AZCONTROLLER0_CORB_SIZE 0x0001 [all …]
|
| H A D | dcn_3_1_5_offset.h | 27 // base address: 0x0 28 …DENTIST_DISPCLK_CNTL 0x0064 33 // base address: 0x0 34 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 36 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 38 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042 40 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043 42 …DP_DTO_DBUF_EN 0x0044 44 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048 46 …DCCG_GATE_DISABLE_CNTL4 0x0049 [all …]
|
| H A D | dcn_3_1_2_offset.h | 27 // base address: 0x1300000 28 …CONTROLLER0_GLOBAL_CAPABILITIES 0x4b7000 30 …CONTROLLER0_MINOR_VERSION 0x4b7000 32 …CONTROLLER0_MAJOR_VERSION 0x4b7000 34 …CONTROLLER0_OUTPUT_PAYLOAD_CAPABILITY 0x4b7001 36 …CONTROLLER0_INPUT_PAYLOAD_CAPABILITY 0x4b7001 38 …CONTROLLER0_GLOBAL_CONTROL 0x4b7002 40 …CONTROLLER0_WAKE_ENABLE 0x4b7003 42 …CONTROLLER0_STATE_CHANGE_STATUS 0x4b7003 44 …CONTROLLER0_GLOBAL_STATUS 0x4b7004 [all …]
|
| H A D | dcn_3_0_0_offset.h | 8 // base address: 0x0 9 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 10 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 11 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 12 …VGA_MEM_READ_PAGE_ADDR 0x0001 13 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 14 …VGA_RENDER_CONTROL 0x0000 16 …VGA_SEQUENCER_RESET_CONTROL 0x0001 18 …VGA_MODE_CONTROL 0x0002 20 …VGA_SURFACE_PITCH_SELECT 0x0003 [all …]
|
| H A D | dcn_2_0_0_offset.h | 27 // base address: 0x0 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 32 …VGA_RENDER_CONTROL 0x0000 34 …VGA_SEQUENCER_RESET_CONTROL 0x0001 36 …VGA_MODE_CONTROL 0x0002 38 …VGA_SURFACE_PITCH_SELECT 0x0003 40 …VGA_MEMORY_BASE_ADDRESS 0x0004 [all …]
|
| /linux/fs/hfsplus/ |
| H A D | tables.c | 24 // High-byte indices ( == 0 iff no case mapping and no ignorables ) 27 /* 0 */ 0x0100, 0x0200, 0x0000, 0x0300, 0x0400, 0x0500, 0x0000, 0x0000, 28 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 29 /* 1 */ 0x0600, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 30 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 31 /* 2 */ 0x0700, 0x0800, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 32 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 33 /* 3 */ 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 34 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 35 /* 4 */ 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
| H A D | gc_10_1_0_offset.h | 24 …SQ_DEBUG_STS_GLOBAL 0x10A9 25 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 26 …SQ_DEBUG_STS_GLOBAL2 0x10B0 27 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 30 // base address: 0x4980 31 …SDMA0_DEC_START 0x0000 32 …ne mmSDMA0_DEC_START_BASE_IDX 0 33 …SDMA0_PG_CNTL 0x0016 34 …ne mmSDMA0_PG_CNTL_BASE_IDX 0 35 …SDMA0_PG_CTX_LO 0x0017 [all …]
|
| H A D | gc_11_0_0_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_F32_MISC_CNTL 0x000b 33 …e regSDMA0_F32_MISC_CNTL_BASE_IDX 0 34 …SDMA0_GLOBAL_TIMESTAMP_LO 0x000f 35 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0010 37 …e regSDMA0_GLOBAL_TIMESTAMP_HI_BASE_IDX 0 38 …SDMA0_POWER_CNTL 0x001a [all …]
|
| H A D | gc_12_0_0_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_MCU_MISC_CNTL 0x0001 33 …e regSDMA0_MCU_MISC_CNTL_BASE_IDX 0 34 …SDMA0_UCODE_REV 0x0003 35 …e regSDMA0_UCODE_REV_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_LO 0x0005 37 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 38 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0006 [all …]
|
| H A D | gc_11_0_3_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_F32_MISC_CNTL 0x000b 33 …e regSDMA0_F32_MISC_CNTL_BASE_IDX 0 34 …SDMA0_GLOBAL_TIMESTAMP_LO 0x000f 35 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0010 37 …e regSDMA0_GLOBAL_TIMESTAMP_HI_BASE_IDX 0 38 …SDMA0_POWER_CNTL 0x001a [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dce/ |
| H A D | dce_12_0_offset.h | 27 // base address: 0x48 28 …dispdec_VGA_MEM_WRITE_PAGE_ADDR 0x0012 29 …ne mmdispdec_VGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 33 // base address: 0x4c 34 …dispdec_VGA_MEM_READ_PAGE_ADDR 0x0014 35 …ne mmdispdec_VGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 39 // base address: 0x0 40 …DC_PERFMON0_PERFCOUNTER_CNTL 0x0020 42 …DC_PERFMON0_PERFCOUNTER_CNTL2 0x0021 44 …DC_PERFMON0_PERFCOUNTER_STATE 0x0022 [all …]
|