| /linux/drivers/mfd/ |
| H A D | wm8994-regmap.c | 18 { 0x0001, 0x0000 }, /* R1 - Power Management (1) */ 19 { 0x0002, 0x6000 }, /* R2 - Power Management (2) */ 20 { 0x0003, 0x0000 }, /* R3 - Power Management (3) */ 21 { 0x0004, 0x0000 }, /* R4 - Power Management (4) */ 22 { 0x0005, 0x0000 }, /* R5 - Power Management (5) */ 23 { 0x0006, 0x0000 }, /* R6 - Power Management (6) */ 24 { 0x0015, 0x0000 }, /* R21 - Input Mixer (1) */ 25 { 0x0018, 0x008B }, /* R24 - Left Line Input 1&2 Volume */ 26 { 0x0019, 0x008B }, /* R25 - Left Line Input 3&4 Volume */ 27 { 0x001A, 0x008B }, /* R26 - Right Line Input 1&2 Volume */ [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/mmhub/ |
| H A D | mmhub_3_0_2_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 31 …e regDAGB0_RDCLI0_BASE_IDX 0 32 …DAGB0_RDCLI1 0x0001 33 …e regDAGB0_RDCLI1_BASE_IDX 0 34 …DAGB0_RDCLI2 0x0002 35 …e regDAGB0_RDCLI2_BASE_IDX 0 36 …DAGB0_RDCLI3 0x0003 37 …e regDAGB0_RDCLI3_BASE_IDX 0 38 …DAGB0_RDCLI4 0x0004 [all …]
|
| H A D | mmhub_3_0_0_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 31 …e regDAGB0_RDCLI0_BASE_IDX 0 32 …DAGB0_RDCLI1 0x0001 33 …e regDAGB0_RDCLI1_BASE_IDX 0 34 …DAGB0_RDCLI2 0x0002 35 …e regDAGB0_RDCLI2_BASE_IDX 0 36 …DAGB0_RDCLI3 0x0003 37 …e regDAGB0_RDCLI3_BASE_IDX 0 38 …DAGB0_RDCLI4 0x0004 [all …]
|
| H A D | mmhub_3_0_1_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 32 …DAGB0_RDCLI1 0x0001 34 …DAGB0_RDCLI2 0x0002 36 …DAGB0_RDCLI3 0x0003 38 …DAGB0_RDCLI4 0x0004 40 …DAGB0_RDCLI5 0x0005 42 …DAGB0_RDCLI6 0x0006 44 …DAGB0_RDCLI7 0x0007 46 …DAGB0_RDCLI8 0x0008 [all …]
|
| H A D | mmhub_1_8_0_offset.h | 29 // base address: 0x60000 30 …DAGB0_RDCLI0 0x0000 31 …e regDAGB0_RDCLI0_BASE_IDX 0 32 …DAGB0_RDCLI1 0x0001 33 …e regDAGB0_RDCLI1_BASE_IDX 0 34 …DAGB0_RDCLI2 0x0002 35 …e regDAGB0_RDCLI2_BASE_IDX 0 36 …DAGB0_RDCLI3 0x0003 37 …e regDAGB0_RDCLI3_BASE_IDX 0 38 …DAGB0_RDCLI4 0x0004 [all …]
|
| H A D | mmhub_1_7_offset.h | 29 // base address: 0x68000 30 …DAGB0_RDCLI0 0x0000 31 …e regDAGB0_RDCLI0_BASE_IDX 0 32 …DAGB0_RDCLI1 0x0001 33 …e regDAGB0_RDCLI1_BASE_IDX 0 34 …DAGB0_RDCLI2 0x0002 35 …e regDAGB0_RDCLI2_BASE_IDX 0 36 …DAGB0_RDCLI3 0x0003 37 …e regDAGB0_RDCLI3_BASE_IDX 0 38 …DAGB0_RDCLI4 0x0004 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
| H A D | vcn_5_0_0_offset.h | 29 // base address: 0x1fc00 30 …UVD_TOP_CTRL 0x0100 32 …UVD_CGC_GATE 0x0101 34 …UVD_CGC_CTRL 0x0102 36 …AVM_SUVD_CGC_GATE 0x0104 38 …EFC_SUVD_CGC_GATE 0x0104 40 …ENT_SUVD_CGC_GATE 0x0104 42 …IME_SUVD_CGC_GATE 0x0104 44 …PPU_SUVD_CGC_GATE 0x0104 46 …SAOE_SUVD_CGC_GATE 0x0104 [all …]
|
| H A D | vcn_4_0_5_offset.h | 30 // base address: 0x1fb00 31 …UVD_CGC_GATE 0x00c1 33 …UVD_CGC_CTRL 0x00c2 35 …AVM_SUVD_CGC_GATE 0x00c4 37 …CDEFE_SUVD_CGC_GATE 0x00c4 39 …EFC_SUVD_CGC_GATE 0x00c4 41 …ENT_SUVD_CGC_GATE 0x00c4 43 …IME_SUVD_CGC_GATE 0x00c4 45 …PPU_SUVD_CGC_GATE 0x00c4 47 …SAOE_SUVD_CGC_GATE 0x00c4 [all …]
|
| H A D | vcn_4_0_0_offset.h | 29 // base address: 0x1fb00 30 …UVD_TOP_CTRL 0x00c0 32 …UVD_CGC_GATE 0x00c1 34 …UVD_CGC_CTRL 0x00c2 36 …AVM_SUVD_CGC_GATE 0x00c4 38 …CDEFE_SUVD_CGC_GATE 0x00c4 40 …EFC_SUVD_CGC_GATE 0x00c4 42 …ENT_SUVD_CGC_GATE 0x00c4 44 …IME_SUVD_CGC_GATE 0x00c4 46 …PPU_SUVD_CGC_GATE 0x00c4 [all …]
|
| /linux/drivers/net/wireless/realtek/rtl818x/rtl8180/ |
| H A D | rtl8225.c | 29 bangdata = (data << 4) | (addr & 0xf); in rtl8225_write() 31 reg80 = rtl818x_ioread16(priv, &priv->map->RFPinsOutput) & 0xfff3; in rtl8225_write() 34 rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x7); in rtl8225_write() 37 rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x7 | 0x400); in rtl8225_write() 48 for (i = 15; i >= 0; i--) { in rtl8225_write() 69 rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, reg84 | 0x400); in rtl8225_write() 70 rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF); in rtl8225_write() 81 reg84 = rtl818x_ioread16(priv, &priv->map->RFPinsSelect) | 0x400; in rtl8225_read() 83 reg80 &= ~0xF; in rtl8225_read() 85 rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, reg82 | 0x000F); in rtl8225_read() [all …]
|
| /linux/drivers/net/wireless/realtek/rtl818x/rtl8187/ |
| H A D | rtl8225.c | 28 usb_control_msg(priv->udev, usb_rcvctrlpipe(priv->udev, 0), in rtl818x_ioread8_idx() 30 (unsigned long)addr, idx & 0x03, in rtl818x_ioread8_idx() 45 usb_control_msg(priv->udev, usb_rcvctrlpipe(priv->udev, 0), in rtl818x_ioread16_idx() 47 (unsigned long)addr, idx & 0x03, in rtl818x_ioread16_idx() 62 usb_control_msg(priv->udev, usb_rcvctrlpipe(priv->udev, 0), in rtl818x_ioread32_idx() 64 (unsigned long)addr, idx & 0x03, in rtl818x_ioread32_idx() 79 usb_control_msg(priv->udev, usb_sndctrlpipe(priv->udev, 0), in rtl818x_iowrite8_idx() 81 (unsigned long)addr, idx & 0x03, in rtl818x_iowrite8_idx() 93 usb_control_msg(priv->udev, usb_sndctrlpipe(priv->udev, 0), in rtl818x_iowrite16_idx() 95 (unsigned long)addr, idx & 0x03, in rtl818x_iowrite16_idx() [all …]
|
| /linux/sound/soc/codecs/ |
| H A D | wm8962.c | 101 return 0; \ 104 WM8962_REGULATOR_EVENT(0) 114 { 0, 0x009F }, /* R0 - Left Input volume */ 115 { 1, 0x049F }, /* R1 - Right Input volume */ 116 { 2, 0x0000 }, /* R2 - HPOUTL volume */ 117 { 3, 0x0000 }, /* R3 - HPOUTR volume */ 119 { 5, 0x0018 }, /* R5 - ADC & DAC Control 1 */ 120 { 6, 0x2008 }, /* R6 - ADC & DAC Control 2 */ 121 { 7, 0x000A }, /* R7 - Audio Interface 0 */ 122 { 8, 0x01E4 }, /* R8 - Clocking2 */ [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/gc/ |
| H A D | gc_10_1_0_offset.h | 24 …SQ_DEBUG_STS_GLOBAL 0x10A9 25 …ne mmSQ_DEBUG_STS_GLOBAL_BASE_IDX 0 26 …SQ_DEBUG_STS_GLOBAL2 0x10B0 27 …ne mmSQ_DEBUG_STS_GLOBAL2_BASE_IDX 0 30 // base address: 0x4980 31 …SDMA0_DEC_START 0x0000 32 …ne mmSDMA0_DEC_START_BASE_IDX 0 33 …SDMA0_PG_CNTL 0x0016 34 …ne mmSDMA0_PG_CNTL_BASE_IDX 0 35 …SDMA0_PG_CTX_LO 0x0017 [all …]
|
| H A D | gc_12_0_0_offset.h | 29 // base address: 0x4980 30 …SDMA0_DEC_START 0x0000 31 …e regSDMA0_DEC_START_BASE_IDX 0 32 …SDMA0_MCU_MISC_CNTL 0x0001 33 …e regSDMA0_MCU_MISC_CNTL_BASE_IDX 0 34 …SDMA0_UCODE_REV 0x0003 35 …e regSDMA0_UCODE_REV_BASE_IDX 0 36 …SDMA0_GLOBAL_TIMESTAMP_LO 0x0005 37 …e regSDMA0_GLOBAL_TIMESTAMP_LO_BASE_IDX 0 38 …SDMA0_GLOBAL_TIMESTAMP_HI 0x0006 [all …]
|
| /linux/drivers/gpu/drm/amd/include/asic_reg/dcn/ |
| H A D | dcn_2_1_0_offset.h | 27 // base address: 0x48 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 35 // base address: 0x3b4 36 …CRTC8_IDX 0x002d 38 …CRTC8_DATA 0x002d 40 …GENFC_WT 0x002e 42 …GENS1 0x002e [all …]
|
| H A D | dcn_3_0_1_offset.h | 27 // base address: 0x48 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 35 // base address: 0x3b4 36 …CRTC8_IDX 0x002d 38 …CRTC8_DATA 0x002d 40 …GENFC_WT 0x002e 42 …GENS1 0x002e [all …]
|
| H A D | dcn_3_2_0_offset.h | 27 // base address: 0x0 28 …DENTIST_DISPCLK_CNTL 0x0064 33 // base address: 0x0 34 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 36 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 38 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042 40 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043 42 …DP_DTO_DBUF_EN 0x0044 44 …DSCCLK3_DTO_PARAM 0x0045 46 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048 [all …]
|
| H A D | dcn_3_2_1_offset.h | 27 // base address: 0x0 28 …DENTIST_DISPCLK_CNTL 0x0064 33 // base address: 0x0 34 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 36 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 38 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042 40 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043 42 …DP_DTO_DBUF_EN 0x0044 44 …DSCCLK3_DTO_PARAM 0x0045 46 …DPREFCLK_CGTT_BLK_CTRL_REG 0x0048 [all …]
|
| H A D | dcn_1_0_offset.h | 27 // base address: 0x1300000 31 // base address: 0x1300000 35 // base address: 0x1300000 39 // base address: 0x1300000 43 // base address: 0x1300000 47 // base address: 0x1300020 51 // base address: 0x1300040 55 // base address: 0x1300060 59 // base address: 0x1300080 63 // base address: 0x13000a0 [all …]
|
| H A D | dcn_4_1_0_offset.h | 11 // base address: 0x0 12 …DENTIST_DISPCLK_CNTL 0x0064 17 // base address: 0x0 18 …PHYPLLA_PIXCLK_RESYNC_CNTL 0x0040 20 …PHYPLLB_PIXCLK_RESYNC_CNTL 0x0041 22 …PHYPLLC_PIXCLK_RESYNC_CNTL 0x0042 24 …PHYPLLD_PIXCLK_RESYNC_CNTL 0x0043 26 …DP_DTO_DBUF_EN 0x0044 28 …DSCCLK3_DTO_PARAM 0x0045 30 …DSCCLK4_DTO_PARAM 0x0046 [all …]
|
| H A D | dcn_3_0_2_offset.h | 27 // base address: 0x0 28 …VGA_MEM_WRITE_PAGE_ADDR 0x0000 29 …ne mmVGA_MEM_WRITE_PAGE_ADDR_BASE_IDX 0 30 …VGA_MEM_READ_PAGE_ADDR 0x0001 31 …ne mmVGA_MEM_READ_PAGE_ADDR_BASE_IDX 0 32 …VGA_RENDER_CONTROL 0x0000 34 …VGA_SEQUENCER_RESET_CONTROL 0x0001 36 …VGA_MODE_CONTROL 0x0002 38 …VGA_SURFACE_PITCH_SELECT 0x0003 40 …VGA_MEMORY_BASE_ADDRESS 0x0004 [all …]
|
| H A D | dcn_3_1_6_offset.h | 30 // base address: 0x1300000 31 …CONTROLLER0_GLOBAL_CAPABILITIES 0x4b7000 33 …CONTROLLER0_MINOR_VERSION 0x4b7000 35 …CONTROLLER0_MAJOR_VERSION 0x4b7000 37 …CONTROLLER0_OUTPUT_PAYLOAD_CAPABILITY 0x4b7001 39 …CONTROLLER0_INPUT_PAYLOAD_CAPABILITY 0x4b7001 41 …CONTROLLER0_GLOBAL_CONTROL 0x4b7002 43 …CONTROLLER0_WAKE_ENABLE 0x4b7003 45 …CONTROLLER0_STATE_CHANGE_STATUS 0x4b7003 47 …CONTROLLER0_GLOBAL_STATUS 0x4b7004 [all …]
|
| H A D | dcn_3_1_4_offset.h | 31 // base address: 0x0 32 …AZCONTROLLER0_CORB_WRITE_POINTER 0x0000 33 …e regAZCONTROLLER0_CORB_WRITE_POINTER_BASE_IDX 0 34 …AZCONTROLLER0_CORB_READ_POINTER 0x0000 35 …e regAZCONTROLLER0_CORB_READ_POINTER_BASE_IDX 0 36 …AZCONTROLLER0_CORB_CONTROL 0x0001 37 …e regAZCONTROLLER0_CORB_CONTROL_BASE_IDX 0 38 …AZCONTROLLER0_CORB_STATUS 0x0001 39 …e regAZCONTROLLER0_CORB_STATUS_BASE_IDX 0 40 …AZCONTROLLER0_CORB_SIZE 0x0001 [all …]
|
| H A D | dcn_3_5_1_offset.h | 7 // base address: 0x1300000 8 …OBAL_CAPABILITIES 0x4b7000 10 …NOR_VERSION 0x4b7000 12 …JOR_VERSION 0x4b7000 14 …TPUT_PAYLOAD_CAPABILITY 0x4b7001 16 …PUT_PAYLOAD_CAPABILITY 0x4b7001 18 …OBAL_CONTROL 0x4b7002 20 …KE_ENABLE 0x4b7003 22 …ATE_CHANGE_STATUS 0x4b7003 24 …OBAL_STATUS 0x4b7004 [all …]
|
| H A D | dcn_3_5_0_offset.h | 28 // base address: 0x1300000 29 …OBAL_CAPABILITIES 0x4b7000 31 …NOR_VERSION 0x4b7000 33 …JOR_VERSION 0x4b7000 35 …TPUT_PAYLOAD_CAPABILITY 0x4b7001 37 …PUT_PAYLOAD_CAPABILITY 0x4b7001 39 …OBAL_CONTROL 0x4b7002 41 …KE_ENABLE 0x4b7003 43 …ATE_CHANGE_STATUS 0x4b7003 45 …OBAL_STATUS 0x4b7004 [all …]
|