Searched +full:0 +full:x05e00000 (Results 1 – 10 of 10) sorted by relevance
/freebsd/sys/contrib/device-tree/Bindings/display/msm/ |
H A D | qcom,qcm2290-mdss.yaml | 49 "^display-controller@[0-9a-f]+$": 57 "^dsi@[0-9a-f]+$": 67 "^phy@[0-9a-f]+$": 93 reg = <0x05e00000 0x1000>; 110 iommus = <&apps_smmu 0x420 0x2>, 111 <&apps_smmu 0x421 0x [all...] |
H A D | qcom,sm6115-mdss.yaml | 43 "^display-controller@[0-9a-f]+$": 51 "^dsi@[0-9a-f]+$": 65 "^phy@[0-9a-f]+$": 90 reg = <0x05e00000 0x1000>; 101 iommus = <&apps_smmu 0x420 0x2>, 102 <&apps_smmu 0x421 0x [all...] |
H A D | qcom,sm6375-mdss.yaml | 48 "^display-controller@[0-9a-f]+$": 56 "^dsi@[0-9a-f]+$": 66 "^phy@[0-9a-f]+$": 86 reg = <0x05e00000 0x1000>; 100 iommus = <&apps_smmu 0x820 0x2>; 107 reg = <0x05e01000 0x8e030>, 108 <0x05eb0000 0x2008>; 133 interrupts = <0>; 137 #size-cells = <0>; 139 port@0 { [all …]
|
H A D | dpu-qcm2290.yaml | 74 "^display-controller@[0-9a-f]+$": 129 port@0: 134 - port@0 171 reg = <0x05e00000 0x1000>; 186 iommus = <&apps_smmu 0x420 0x2>, 187 <&apps_smmu 0x421 0x0>; 192 reg = <0x05e01000 0x8f000>, 193 <0x05eb0000 0x2008>; 207 interrupts = <0>; 211 #size-cells = <0>; [all …]
|
/freebsd/sys/contrib/device-tree/src/arm64/hisilicon/ |
H A D | hi6220-hikey.dts | 32 * 0x05e0,0000 - 0x05ef,ffff: MCU firmware runtime using 33 * 0x05f0,1000 - 0x05f0,1fff: Reboot reason 34 * 0x06df,f000 - 0x06df,ffff: Mailbox message data 35 * 0x0740,f000 - 0x0740,ffff: MCU firmware section 36 * 0x21f0,0000 - 0x21ff,ffff: pstore/ramoops buffer 37 * 0x3e00,0000 - 0x3fff,ffff: OP-TEE 39 memory@0 { 41 reg = <0x00000000 0x00000000 0x00000000 0x05e00000>, 42 <0x00000000 0x05f00000 0x00000000 0x00001000>, 43 <0x00000000 0x05f02000 0x00000000 0x00efd000>, [all …]
|
/freebsd/sys/contrib/device-tree/src/arm64/qcom/ |
H A D | sm6125.dtsi | 24 #clock-cells = <0>; 30 #clock-cells = <0>; 38 #size-cells = <0>; 40 CPU0: cpu@0 { 43 reg = <0x0 0x0>; 57 reg = <0x0 0x1>; 66 reg = <0x0 0x2>; 75 reg = <0x0 0x3>; 84 reg = <0x0 0x100>; 98 reg = <0x0 0x101>; [all …]
|
H A D | qcm2290.dtsi | 31 #clock-cells = <0>; 37 #clock-cells = <0>; 43 #size-cells = <0>; 45 CPU0: cpu@0 { 48 reg = <0x0 0x0>; 49 clocks = <&cpufreq_hw 0>; 54 qcom,freq-domain = <&cpufreq_hw 0>; 67 reg = <0x0 0x1>; 68 clocks = <&cpufreq_hw 0>; 73 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
H A D | sm6115.dtsi | 30 #clock-cells = <0>; 35 #clock-cells = <0>; 41 #size-cells = <0>; 43 CPU0: cpu@0 { 46 reg = <0x0 0x0>; 47 clocks = <&cpufreq_hw 0>; 52 qcom,freq-domain = <&cpufreq_hw 0>; 65 reg = <0x0 0x1>; 66 clocks = <&cpufreq_hw 0>; 71 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
/freebsd/tools/test/iconv/ref/ |
H A D | UTF-32BE-rev | 1 0x00 = 0x00000000 2 0x01 = 0x01000000 3 0x02 = 0x02000000 4 0x03 = 0x03000000 5 0x04 = 0x04000000 6 0x05 = 0x05000000 7 0x06 = 0x06000000 8 0x07 = 0x07000000 9 0x08 = 0x08000000 10 0x09 = 0x09000000 [all …]
|
/freebsd/sys/dev/qlnx/qlnxe/ |
H A D | ecore_init_values.h | 35 0x00030003, 0xffff0000, /* if phase != 'engine', skip 3 ops (no DMAE) */ 36 0x00020002, 0x00020000, /* if mode != '!asic', skip 2 ops */ 37 0x0280c201, 0x00000000, /* write 0x0 to address 0x50184 */ 38 0x02810201, 0x00000000, /* write 0x0 to address 0x50204 */ 40 0x00110003, 0xffff0000, /* if phase != 'engine', skip 17 ops (no DMAE) */ 41 0x00030002, 0x00020000, /* if mode != '!asic', skip 3 ops */ 42 0x0048c201, 0x00000000, /* write 0x0 to address 0x9184 */ 43 0x0048d201, 0x00000000, /* write 0x0 to address 0x91a4 */ 44 0x004ba601, 0x00000001, /* write 0x1 to address 0x974c */ 45 0x00020002, 0x00be0000, /* if mode != '(!asic)&bb', skip 2 ops */ [all …]
|