Searched +full:0 +full:x04a80000 (Results 1 – 6 of 6) sorted by relevance
| /linux/Documentation/devicetree/bindings/display/ti/ |
| H A D | ti,j721e-dss.yaml | 27 - description: common_s0 DSS Shared common 0 91 - description: common_s0 DSS Shared common 0 112 port@0: 158 reg = <0x04a00000 0x10000>, /* common_m */ 159 <0x04a10000 0x10000>, /* common_s0*/ 160 <0x04b00000 0x10000>, /* common_s1*/ 161 <0x04b10000 0x10000>, /* common_s2*/ 162 <0x04a20000 0x10000>, /* vidl1 */ 163 <0x04a30000 0x10000>, /* vidl2 */ 164 <0x04a50000 0x10000>, /* vid1 */ [all …]
|
| /linux/arch/arm64/boot/dts/qcom/ |
| H A D | sm6125.dtsi | 25 #clock-cells = <0>; 31 #clock-cells = <0>; 39 #size-cells = <0>; 41 cpu0: cpu@0 { 44 reg = <0x0 0x0>; 58 reg = <0x0 0x1>; 67 reg = <0x0 0x2>; 76 reg = <0x0 0x3>; 85 reg = <0x0 0x100>; 99 reg = <0x0 0x101>; [all …]
|
| H A D | agatti.dtsi | 35 #clock-cells = <0>; 41 #clock-cells = <0>; 47 #size-cells = <0>; 49 cpu0: cpu@0 { 52 reg = <0x0 0x0>; 53 clocks = <&cpufreq_hw 0>; 58 qcom,freq-domain = <&cpufreq_hw 0>; 71 reg = <0x0 0x1>; 72 clocks = <&cpufreq_hw 0>; 77 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| H A D | sm6375.dtsi | 27 #clock-cells = <0>; 33 #clock-cells = <0>; 39 #size-cells = <0>; 41 cpu0: cpu@0 { 44 reg = <0x0 0x0>; 45 clocks = <&cpufreq_hw 0>; 48 qcom,freq-domain = <&cpufreq_hw 0>; 70 reg = <0x0 0x100>; 71 clocks = <&cpufreq_hw 0>; 74 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| H A D | sm6115.dtsi | 34 #clock-cells = <0>; 39 #clock-cells = <0>; 45 #size-cells = <0>; 47 cpu0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 56 qcom,freq-domain = <&cpufreq_hw 0>; 69 reg = <0x0 0x1>; 70 clocks = <&cpufreq_hw 0>; 75 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| /linux/drivers/gpu/drm/amd/include/ |
| H A D | aldebaran_ip_offset.h | 35 static const struct IP_BASE ATHUB_BASE = { { { { 0x00000C20, 0x02408C00, 0, 0, 0, 0 } }, 36 { { 0, 0, 0, 0, 0, 0 } }, 37 { { 0, 0, 0, 0, 0, 0 } }, 38 { { 0, 0, 0, 0, 0, 0 } }, 39 { { 0, 0, 0, 0, 0, 0 } }, 40 { { 0, 0, 0, 0, 0, 0 } }, 41 { { 0, 0, 0, 0, 0, 0 } } } }; 42 static const struct IP_BASE CLK_BASE = { { { { 0x00016C00, 0x02401800, 0, 0, 0, 0 } }, 43 { { 0x00016E00, 0x02401C00, 0, 0, 0, 0 } }, 44 { { 0x00017000, 0x02402000, 0, 0, 0, 0 } }, [all …]
|