| /linux/arch/arm64/boot/dts/ti/ |
| H A D | k3-j721e.dtsi | 25 #size-cells = <0>; 39 cpu0: cpu@0 { 41 reg = <0x000>; 44 i-cache-size = <0xC000>; 47 d-cache-size = <0x8000>; 55 reg = <0x001>; 58 i-cache-size = <0xC000>; 61 d-cache-size = <0x8000>; 72 cache-size = <0x100000>; 114 ranges = <0x00 0x00100000 0x00 0x00100000 0x00 0x00020000>, /* ctrl mmr */ [all …]
|
| /linux/drivers/net/wireless/realtek/rtlwifi/btcoexist/ |
| H A D | halbtc8822bwifionly.c | 9 halwifionly_phy_set_bb_reg(wifionlycfg, 0x4c, 0x01800000, 0x2); in ex_hal8822b_wifi_only_hw_config() 11 halwifionly_phy_set_bb_reg(wifionlycfg, 0xcb4, 0xff, 0x77); in ex_hal8822b_wifi_only_hw_config() 13 halwifionly_phy_set_bb_reg(wifionlycfg, 0x974, 0x300, 0x3); in ex_hal8822b_wifi_only_hw_config() 15 halwifionly_phy_set_bb_reg(wifionlycfg, 0x1990, 0x300, 0x0); in ex_hal8822b_wifi_only_hw_config() 17 halwifionly_phy_set_bb_reg(wifionlycfg, 0xcbc, 0x80000, 0x0); in ex_hal8822b_wifi_only_hw_config() 19 halwifionly_phy_set_bb_reg(wifionlycfg, 0x70, 0xff000000, 0x0e); in ex_hal8822b_wifi_only_hw_config() 20 /*gnt_wl=1 , gnt_bt=0*/ in ex_hal8822b_wifi_only_hw_config() 21 halwifionly_phy_set_bb_reg(wifionlycfg, 0x1704, 0xffffffff, 0x7700); in ex_hal8822b_wifi_only_hw_config() 22 halwifionly_phy_set_bb_reg(wifionlycfg, 0x1700, 0xffffffff, 0xc00f0038); in ex_hal8822b_wifi_only_hw_config() 41 halwifionly_phy_set_bb_reg(wifionlycfg, 0xcbc, 0x300, 0x1); in hal8822b_wifi_only_switch_antenna() [all …]
|
| /linux/Documentation/devicetree/bindings/clock/ |
| H A D | qcom,gcc-ipq6018.yaml | 52 reg = <0x01800000 0x80000>;
|
| H A D | qcom,gcc-msm8909.yaml | 31 - description: DSI phy instance 0 dsi clock 32 - description: DSI phy instance 0 byte clock 56 reg = <0x01800000 0x80000>; 60 clocks = <&xo_board>, <&sleep_clk>, <&dsi0_phy 1>, <&dsi0_phy 0>;
|
| H A D | qcom,ipq5018-gcc.yaml | 51 reg = <0x01800000 0x80000>;
|
| H A D | qcom,ipq9574-gcc.yaml | 54 reg = <0x01800000 0x80000>;
|
| H A D | qcom,gcc-msm8953.yaml | 63 reg = <0x01800000 0x80000>; 67 <&dsi0_phy 0>, 69 <&dsi1_phy 0>;
|
| H A D | qcom,ipq5332-gcc.yaml | 74 reg = <0x01800000 0x80000>;
|
| /linux/arch/mips/include/asm/sn/sn0/ |
| H A D | addrs.h | 57 #define NASID_BITMASK (0x1ffLL) 62 #define BDDIR_UPPER_MASK (UINT64_CAST 0x7ffff << 10) 63 #define BDECC_UPPER_MASK (UINT64_CAST 0x3ffffff << 3) 70 #define NASID_BITMASK (0xffLL) 76 #define BDDIR_UPPER_MASK (UINT64_CAST 0xfffff << 10) 77 #define BDECC_UPPER_MASK (UINT64_CAST 0x7ffffff << 3) 90 ((widget == 0) ? NODE_BWIN_BASE((nasid), SWIN0_BIGWIN) \ 106 #define BWIN_WIDGET_MASK 0x7 150 #define MISC_PROM_BASE PHYS_TO_K0(0x01300000) 151 #define MISC_PROM_SIZE 0x200000 [all …]
|
| /linux/arch/m68k/include/asm/ |
| H A D | traps.h | 29 #define VEC_RESETSP (0) 100 #define PS_T (0x8000) 101 #define PS_S (0x2000) 102 #define PS_M (0x1000) 103 #define PS_C (0x0001) 107 #define FC (0x8000) 108 #define FB (0x4000) 109 #define RC (0x2000) 110 #define RB (0x1000) 111 #define DF (0x0100) [all …]
|
| /linux/arch/powerpc/boot/dts/ |
| H A D | gamecube.dts | 24 reg = <0x00000000 0x01800000>; 29 #size-cells = <0>; 31 PowerPC,gekko@0 { 33 reg = <0>; 49 ranges = <0x0c000000 0x0c000000 0x00010000>; 54 reg = <0x0c002000 0x100>; 60 reg = <0x0c003000 0x100>; 73 reg = <0x0c005000 0x200>; 76 memory@0 { 78 reg = <0 0x1000000>; /* 16MB */ [all …]
|
| H A D | wii.dts | 20 /*/memreserve/ 0x10000000 0x0004000;*/ /* DSP RAM */ 34 reg = <0x00000000 0x01800000 /* MEM1 24MB 1T-SRAM */ 35 0x10000000 0x04000000>; /* MEM2 64MB GDDR3 */ 40 #size-cells = <0>; 42 PowerPC,broadway@0 { 44 reg = <0>; 60 ranges = <0x0c000000 0x0c000000 0x01000000 61 0x0d000000 0x0d000000 0x00800000 62 0x0d800000 0x0d800000 0x00800000>; 68 reg = <0x0c002000 0x100>; [all …]
|
| /linux/arch/sh/include/mach-se/mach/ |
| H A D | se7722.h | 17 #define PA_ROM 0xa0000000 /* EPROM */ 18 #define PA_ROM_SIZE 0x00200000 /* EPROM size 2M byte */ 19 #define PA_FROM 0xa1000000 /* Flash-ROM */ 20 #define PA_FROM_SIZE 0x01000000 /* Flash-ROM size 16M byte */ 21 #define PA_EXT1 0xa4000000 22 #define PA_EXT1_SIZE 0x04000000 23 #define PA_SDRAM 0xaC000000 /* DDR-SDRAM(Area3) 64MB */ 24 #define PA_SDRAM_SIZE 0x04000000 26 #define PA_EXT4 0xb0000000 27 #define PA_EXT4_SIZE 0x04000000 [all …]
|
| /linux/arch/sh/include/mach-common/mach/ |
| H A D | sdk7780.h | 16 #define PA_ROM 0xa0000000 /* EPROM */ 17 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 18 #define PA_FROM 0xa0800000 /* Flash-ROM */ 19 #define PA_FROM_SIZE 0x00400000 /* Flash-ROM size 4M byte */ 20 #define PA_EXT1 0xa4000000 21 #define PA_EXT1_SIZE 0x04000000 22 #define PA_SDRAM 0xa8000000 /* DDR-SDRAM(Area2/3) 128MB */ 23 #define PA_SDRAM_SIZE 0x08000000 25 #define PA_EXT4 0xb0000000 26 #define PA_EXT4_SIZE 0x04000000 [all …]
|
| /linux/arch/mips/include/asm/mach-rc32434/ |
| H A D | ddr.h | 49 #define DDR0_PHYS_ADDR 0x18018000 52 #define DDR_MASK 0xffff0000 58 #define RC32434_DDR0_ATA_MSK 0x000000E0 60 #define RC32434_DDR0_DBW_MSK 0x00000100 62 #define RC32434_DDR0_WR_MSK 0x00000600 64 #define RC32434_DDR0_PS_MSK 0x00001800 66 #define RC32434_DDR0_DTYPE_MSK 0x0000e000 68 #define RC32434_DDR0_RFC_MSK 0x000f0000 70 #define RC32434_DDR0_RP_MSK 0x00300000 72 #define RC32434_DDR0_AP_MSK 0x00400000 [all …]
|
| /linux/arch/mips/include/asm/ip32/ |
| H A D | crime.h | 18 #define CRIME_BASE 0x14000000 /* physical */ 22 #define CRIME_ID_MASK 0xff 23 #define CRIME_ID_IDBITS 0xf0 24 #define CRIME_ID_IDVALUE 0xa0 25 #define CRIME_ID_REV 0x0f 26 #define CRIME_REV_PETTY 0x00 27 #define CRIME_REV_11 0x11 28 #define CRIME_REV_13 0x13 29 #define CRIME_REV_14 0x14 32 #define CRIME_CONTROL_MASK 0x3fff [all …]
|
| /linux/sound/soc/amd/ |
| H A D | acp.h | 8 #define ACP_PAGE_SIZE_4K_ENABLE 0x02 11 #define ACP_CAPTURE_PTE_OFFSET 0 14 #define ACP_ST_PLAYBACK_PTE_OFFSET 0x04 15 #define ACP_ST_CAPTURE_PTE_OFFSET 0x00 16 #define ACP_ST_BT_PLAYBACK_PTE_OFFSET 0x08 17 #define ACP_ST_BT_CAPTURE_PTE_OFFSET 0x0c 19 #define ACP_GARLIC_CNTL_DEFAULT 0x00000FB4 20 #define ACP_ONION_CNTL_DEFAULT 0x00000FB4 22 #define ACP_PHYSICAL_BASE 0x14000 32 #define ACP_SRAM_BANK_1_ADDRESS 0x4002000 [all …]
|
| /linux/sound/soc/sof/amd/ |
| H A D | acp-stream.c | 18 #define PTE_GRP1_OFFSET 0x00000000 19 #define PTE_GRP2_OFFSET 0x00800000 20 #define PTE_GRP3_OFFSET 0x01000000 21 #define PTE_GRP4_OFFSET 0x01800000 22 #define PTE_GRP5_OFFSET 0x02000000 23 #define PTE_GRP6_OFFSET 0x02800000 24 #define PTE_GRP7_OFFSET 0x03000000 25 #define PTE_GRP8_OFFSET 0x03800000 106 for (page_idx = 0; page_idx < stream->num_pages; page_idx++) { in acp_dsp_stream_config() 124 return 0; in acp_dsp_stream_config() [all …]
|
| /linux/arch/riscv/include/asm/ |
| H A D | csr.h | 13 #define SR_SIE _AC(0x00000002, UL) /* Supervisor Interrupt Enable */ 14 #define SR_MIE _AC(0x00000008, UL) /* Machine Interrupt Enable */ 15 #define SR_SPIE _AC(0x00000020, UL) /* Previous Supervisor IE */ 16 #define SR_MPIE _AC(0x00000080, UL) /* Previous Machine IE */ 17 #define SR_SPP _AC(0x00000100, UL) /* Previously Supervisor */ 18 #define SR_MPP _AC(0x00001800, UL) /* Previously Machine */ 19 #define SR_SUM _AC(0x00040000, UL) /* Supervisor User Memory Access */ 21 #define SR_FS _AC(0x00006000, UL) /* Floating-point Status */ 22 #define SR_FS_OFF _AC(0x00000000, UL) 23 #define SR_FS_INITIAL _AC(0x00002000, UL) [all …]
|
| /linux/sound/soc/renesas/rcar/ |
| H A D | src.c | 52 for ((i) = 0; \ 70 rsnd_mod_write(mod, SRC_SWRSR, 0); in rsnd_src_activation() 77 rsnd_mod_write(mod, SRC_SWRSR, 0); in rsnd_src_halt() 99 return 0; in rsnd_src_convert_rate() 121 unsigned int rate = 0; in rsnd_src_get_rate() 149 0x01800000, /* 6 - 1/6 */ 150 0x01000000, /* 6 - 1/4 */ 151 0x00c00000, /* 6 - 1/3 */ 152 0x0080000 [all...] |
| /linux/arch/mips/sgi-ip27/ |
| H A D | ip27-xtalk.c | 22 #define XBOW_WIDGET_PART_NUM 0x0 23 #define XXBOW_WIDGET_PART_NUM 0xd000 /* Xbow in Xbridge */ 46 memset(&w1_res, 0, sizeof(w1_res)); in bridge_platform_create() 85 bd->intr_addr = BIT_ULL(47) + 0x01800000 + PI_INT_PEND_MOD; in bridge_platform_create() 143 pr_info("xtalk:n%d/%d unknown widget (0x%x)\n", in probe_one_port() 148 return 0; in probe_one_port() 199 return 0; in xbow_probe() 215 (RAW_NODE_SWIN_BASE(nasid, 0x0) + WIDGET_ID); in xtalk_probe_node() 220 bridge_platform_create(nasid, 0x8, 0xa); in xtalk_probe_node() 224 pr_info("xtalk:n%d/0 xbow widget\n", nasid); in xtalk_probe_node() [all …]
|
| /linux/include/linux/ |
| H A D | fsl_ifc.h | 26 #define FSL_IFC_VERSION_MASK 0x0F0F0000 27 #define FSL_IFC_VERSION_1_0_0 0x01000000 28 #define FSL_IFC_VERSION_1_1_0 0x01010000 29 #define FSL_IFC_VERSION_2_0_0 0x02000000 37 #define CSPR_BA 0xFFFF0000 39 #define CSPR_PORT_SIZE 0x00000180 42 #define CSPR_PORT_SIZE_8 0x00000080 44 #define CSPR_PORT_SIZE_16 0x00000100 46 #define CSPR_PORT_SIZE_32 0x00000180 48 #define CSPR_WP 0x00000040 [all …]
|
| /linux/drivers/mtd/devices/ |
| H A D | ms02-nv.c | 26 "ms02-nv.c: v.1.0.0 13 Aug 2001 Maciej W. Rozycki.\n"; 35 * at any 8MiB boundary within a 0MiB up to 112MiB range or at any 32MiB 36 * boundary within a 0MiB up to 448MiB range. We don't support a module 37 * at 0MiB, though. 40 0x07000000, 0x06800000, 0x06000000, 0x05800000, 0x05000000, 41 0x04800000, 0x04000000, 0x03800000, 0x03000000, 0x02800000, 42 0x02000000, 0x01800000, 0x01000000, 0x00800000 60 return 0; in ms02nv_read() 70 return 0; in ms02nv_write() 92 return 0; in ms02nv_probe_one() [all …]
|
| /linux/drivers/clk/meson/ |
| H A D | a1-pll.c | 17 #define ANACTRL_FIXPLL_CTRL0 0x0 18 #define ANACTRL_FIXPLL_CTRL1 0x4 19 #define ANACTRL_FIXPLL_STS 0x14 20 #define ANACTRL_HIFIPLL_CTRL0 0xc0 21 #define ANACTRL_HIFIPLL_CTRL1 0xc4 22 #define ANACTRL_HIFIPLL_CTRL2 0xc8 23 #define ANACTRL_HIFIPLL_CTRL3 0xcc 24 #define ANACTRL_HIFIPLL_CTRL4 0xd0 25 #define ANACTRL_HIFIPLL_STS 0xd4 38 .shift = 0, [all …]
|
| /linux/sound/pci/asihpi/ |
| H A D | hpi6205.c | 56 #define C6205_HSR_INTSRC 0x01 57 #define C6205_HSR_INTAVAL 0x02 58 #define C6205_HSR_INTAM 0x04 59 #define C6205_HSR_CFGERR 0x08 60 #define C6205_HSR_EEREAD 0x10 62 #define C6205_HDCR_WARMRESET 0x01 63 #define C6205_HDCR_DSPINT 0x02 64 #define C6205_HDCR_PCIBOOT 0x04 67 #define C6205_DSPP_MAP1 0x400 71 * of DSP memory mapped registers (starting at 0x01800000). [all …]
|