Searched +full:0 +full:x010a2000 (Results 1 – 5 of 5) sorted by relevance
42 reg = <0x010a2000 0x1000>,43 <0x010ad000 0x2000>;
26 #define mmGRBM_CNTL_DEFAULT 0x0000001827 #define mmGRBM_SKEW_CNTL_DEFAULT 0x0000002028 #define mmGRBM_STATUS2_DEFAULT 0x0000000029 #define mmGRBM_PWR_CNTL_DEFAULT 0x0000000030 #define mmGRBM_STATUS_DEFAULT 0x0000000031 #define mmGRBM_STATUS_SE0_DEFAULT 0x0000000032 #define mmGRBM_STATUS_SE1_DEFAULT 0x0000000033 #define mmGRBM_SOFT_RESET_DEFAULT 0x0000000034 #define mmGRBM_CGTT_CLK_CNTL_DEFAULT 0x0000010035 #define mmGRBM_GFX_CLKEN_CNTL_DEFAULT 0x00001008[all …]
66 #clock-cells = <0>;72 #clock-cells = <0>;78 #size-cells = <0>;80 CPU0: cpu@0 {83 reg = <0x0 0x0>;84 clocks = <&cpufreq_hw 0>;95 qcom,freq-domain = <&cpufreq_hw 0>;112 reg = <0x0 0x100>;113 clocks = <&cpufreq_hw 0>;124 qcom,freq-domain = <&cpufreq_hw 0>;[all …]
34 #clock-cells = <0>;41 #clock-cells = <0>;49 #size-cells = <0>;51 CPU0: cpu@0 {54 reg = <0x0 0x0>;55 clocks = <&cpufreq_hw 0>;60 qcom,freq-domain = <&cpufreq_hw 0>;62 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>,83 reg = <0x0 0x100>;84 clocks = <&cpufreq_hw 0>;[all …]
78 #clock-cells = <0>;85 #clock-cells = <0>;92 #size-cells = <0>;94 CPU0: cpu@0 {97 reg = <0x0 0x0>;98 clocks = <&cpufreq_hw 0>;102 qcom,freq-domain = <&cpufreq_hw 0>;126 reg = <0x0 0x100>;127 clocks = <&cpufreq_hw 0>;131 qcom,freq-domain = <&cpufreq_hw 0>;[all …]