Searched +full:0 +full:x00784000 (Results 1 – 12 of 12) sorted by relevance
| /freebsd/sys/contrib/device-tree/Bindings/nvmem/ |
| H A D | qcom,qfprom.yaml | 102 reg = <0 0x00784000 0 0x8ff>, 103 <0 0x00780000 0 0x7a0>, 104 <0 0x00782000 0 0x100>, 105 <0 0x00786000 0 0x1fff>; 114 reg = <0x25b 0x1>; 127 reg = <0 0x00784000 0 0x8ff>; 132 reg = <0x1eb 0x1>;
|
| /freebsd/sys/contrib/device-tree/src/arm64/qcom/ |
| H A D | sdm670.dtsi | 37 #clock-cells = <0>; 43 #clock-cells = <0>; 50 #size-cells = <0>; 52 cpu0: cpu@0 { 55 reg = <0x0 0x0>; 59 qcom,freq-domain = <&cpufreq_hw 0>; 82 reg = <0x0 0x100>; 86 qcom,freq-domain = <&cpufreq_hw 0>; 104 reg = <0x0 0x200>; 108 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| H A D | msm8998.dtsi | 17 qcom,msm-id = <292 0x0>; 27 reg = <0x0 0x80000000 0x0 0x0>; 36 reg = <0x0 0x85800000 0x0 0x600000>; 41 reg = <0x0 0x85e00000 0x0 0x100000>; 46 reg = <0x0 0x86000000 0x0 0x200000>; 51 reg = <0x0 0x86200000 0x0 0x2d00000>; 57 reg = <0x0 0x88f00000 0x0 0x200000>; 65 reg = <0x0 0x8ab00000 0x0 0x700000>; 70 reg = <0x0 0x8b200000 0x0 0x1a00000>; 75 reg = <0x0 0x8cc00000 0x0 0x7000000>; [all …]
|
| H A D | sm6350.dtsi | 35 #clock-cells = <0>; 43 #clock-cells = <0>; 49 #size-cells = <0>; 51 cpu0: cpu@0 { 54 reg = <0x0 0x0>; 55 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 84 reg = <0x0 0x100>; 85 clocks = <&cpufreq_hw 0>; 90 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| H A D | sc7180.dtsi | 67 #clock-cells = <0>; 73 #clock-cells = <0>; 79 #size-cells = <0>; 81 cpu0: cpu@0 { 84 reg = <0x0 0x0>; 85 clocks = <&cpufreq_hw 0>; 96 qcom,freq-domain = <&cpufreq_hw 0>; 113 reg = <0x0 0x100>; 114 clocks = <&cpufreq_hw 0>; 125 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| H A D | sm8150.dtsi | 35 #clock-cells = <0>; 42 #clock-cells = <0>; 50 #size-cells = <0>; 52 cpu0: cpu@0 { 55 reg = <0x0 0x0>; 56 clocks = <&cpufreq_hw 0>; 61 qcom,freq-domain = <&cpufreq_hw 0>; 63 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 84 reg = <0x0 0x100>; 85 clocks = <&cpufreq_hw 0>; [all …]
|
| H A D | qcs8300.dtsi | 30 #clock-cells = <0>; 36 #clock-cells = <0>; 43 #size-cells = <0>; 45 cpu0: cpu@0 { 48 reg = <0x0 0x0>; 55 qcom,freq-domain = <&cpufreq_hw 0>; 68 reg = <0x0 0x100>; 75 qcom,freq-domain = <&cpufreq_hw 0>; 88 reg = <0x0 0x200>; 108 reg = <0x0 0x300>; [all …]
|
| H A D | sdm845.dtsi | 79 #clock-cells = <0>; 86 #clock-cells = <0>; 93 #size-cells = <0>; 95 cpu0: cpu@0 { 98 reg = <0x0 0x0>; 99 clocks = <&cpufreq_hw 0>; 103 qcom,freq-domain = <&cpufreq_hw 0>; 127 reg = <0x0 0x100>; 128 clocks = <&cpufreq_hw 0>; 132 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| H A D | sc8280xp.dtsi | 33 #clock-cells = <0>; 38 #clock-cells = <0>; 45 #size-cells = <0>; 47 cpu0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 58 qcom,freq-domain = <&cpufreq_hw 0>; 78 reg = <0x0 0x100>; 79 clocks = <&cpufreq_hw 0>; 86 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
| H A D | sm8250.dtsi | 81 #clock-cells = <0>; 89 #clock-cells = <0>; 95 #size-cells = <0>; 97 cpu0: cpu@0 { 100 reg = <0x0 0x0>; 101 clocks = <&cpufreq_hw 0>; 108 qcom,freq-domain = <&cpufreq_hw 0>; 110 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 116 cache-size = <0x20000>; 122 cache-size = <0x400000>; [all …]
|
| H A D | sc7280.dtsi | 83 #clock-cells = <0>; 89 #clock-cells = <0>; 100 reg = <0x0 0x004cd000 0x0 0x1000>; 104 reg = <0x0 0x80000000 0x0 0x600000>; 109 reg = <0x0 0x80600000 0x0 0x200000>; 114 reg = <0x0 0x80800000 0x0 0x60000>; 119 reg = <0x0 0x80860000 0x0 0x20000>; 125 reg = <0x0 0x80884000 0x0 0x10000>; 130 reg = <0x0 0x808ff000 0x0 0x1000>; 135 reg = <0x0 0x80900000 0x0 0x200000>; [all …]
|
| /freebsd/sys/dev/bxe/ |
| H A D | 57712_init_values.c | 54 /* #define ATC_COMMON_START 0 */ 55 {OP_WR, 0x1100b8, 0x1}, 58 {OP_WR, 0x600dc, 0x1}, 59 {OP_WR, 0x60050, 0x180}, 60 {OP_SW, 0x61000, 0x1ff0000}, 61 {OP_IF_MODE_AND, 1, 0x8}, /* e2 */ 62 {OP_WR, 0x617fc, 0x3fe001}, 63 {OP_IF_MODE_AND, 1, 0x10}, /* e3 */ 64 {OP_SW, 0x617fc, 0x20101ff}, 65 {OP_IF_MODE_AND, 1, 0x8}, /* e2 */ [all …]
|