/linux/drivers/gpu/drm/nouveau/nvkm/engine/device/ |
H A D | base.c | 59 .bios = { 0x00000001, nvkm_bios_new }, 60 .bus = { 0x00000001, nv04_bus_new }, 61 .clk = { 0x00000001, nv04_clk_new }, 62 .devinit = { 0x00000001, nv04_devinit_new }, 63 .fb = { 0x00000001, nv04_fb_new }, 64 .i2c = { 0x00000001, nv04_i2c_new }, 65 .imem = { 0x00000001, nv04_instmem_new }, 66 .mc = { 0x00000001, nv04_mc_new }, 67 .mmu = { 0x00000001, nv04_mmu_new }, 68 .pci = { 0x00000001, nv04_pci_new }, [all …]
|
/linux/drivers/gpu/drm/nouveau/include/nvhw/class/ |
H A D | clc37d.h | 27 #define NV_DISP_NOTIFIER 0x00000000 28 #define NV_DISP_NOTIFIER_SIZEOF 0x00000010 29 #define NV_DISP_NOTIFIER__0 0x00000000 30 #define NV_DISP_NOTIFIER__0_PRESENT_COUNT 7:0 33 #define NV_DISP_NOTIFIER__0_FLIP_TYPE_NON_TEARING 0x00000000 34 #define NV_DISP_NOTIFIER__0_FLIP_TYPE_IMMEDIATE 0x00000001 39 #define NV_DISP_NOTIFIER__0_STATUS_NOT_BEGUN 0x00000000 40 #define NV_DISP_NOTIFIER__0_STATUS_BEGUN 0x00000001 41 #define NV_DISP_NOTIFIER__0_STATUS_FINISHED 0x00000002 42 #define NV_DISP_NOTIFIER__1 0x00000001 [all …]
|
H A D | clc37e.h | 28 #define NVC37E_UPDATE (0x00000200) 30 #define NVC37E_UPDATE_INTERLOCK_WITH_WIN_IMM_DISABLE (0x00000000) 31 #define NVC37E_UPDATE_INTERLOCK_WITH_WIN_IMM_ENABLE (0x00000001) 32 #define NVC37E_SET_SEMAPHORE_CONTROL (0x0000020C) 33 #define NVC37E_SET_SEMAPHORE_CONTROL_OFFSET 7:0 34 #define NVC37E_SET_SEMAPHORE_ACQUIRE (0x00000210) 35 #define NVC37E_SET_SEMAPHORE_ACQUIRE_VALUE 31:0 36 #define NVC37E_SET_SEMAPHORE_RELEASE (0x00000214) 37 #define NVC37E_SET_SEMAPHORE_RELEASE_VALUE 31:0 38 #define NVC37E_SET_CONTEXT_DMA_SEMAPHORE (0x00000218) [all …]
|
H A D | clc57d.h | 27 #define NVC57D_SET_CONTEXT_DMA_NOTIFIER (0x00000208) 28 #define NVC57D_SET_CONTEXT_DMA_NOTIFIER_HANDLE 31:0 30 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS(a) (0x00001004 + (a)*0… 31 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED1BPP 0:0 32 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED1BPP_FALSE (0x00000000) 33 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED1BPP_TRUE (0x00000001) 35 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED2BPP_FALSE (0x00000000) 36 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED2BPP_TRUE (0x00000001) 38 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED4BPP_FALSE (0x00000000) 39 #define NVC57D_WINDOW_SET_WINDOW_FORMAT_USAGE_BOUNDS_RGB_PACKED4BPP_TRUE (0x00000001) [all …]
|
H A D | cl507d.h | 27 #define NV_DISP_CORE_NOTIFIER_1 0x00000000 28 #define NV_DISP_CORE_NOTIFIER_1_SIZEOF 0x00000054 29 #define NV_DISP_CORE_NOTIFIER_1_COMPLETION_0 0x00000000 30 #define NV_DISP_CORE_NOTIFIER_1_COMPLETION_0_DONE 0:0 31 #define NV_DISP_CORE_NOTIFIER_1_COMPLETION_0_DONE_FALSE 0x00000000 32 #define NV_DISP_CORE_NOTIFIER_1_COMPLETION_0_DONE_TRUE 0x00000001 35 #define NV_DISP_CORE_NOTIFIER_1_CAPABILITIES_1 0x00000001 36 #define NV_DISP_CORE_NOTIFIER_1_CAPABILITIES_1_DONE 0:0 37 #define NV_DISP_CORE_NOTIFIER_1_CAPABILITIES_1_DONE_FALSE 0x00000000 38 #define NV_DISP_CORE_NOTIFIER_1_CAPABILITIES_1_DONE_TRUE 0x00000001 [all …]
|
H A D | cl907d.h | 27 #define NV907D_CORE_NOTIFIER_3_CAPABILITIES_4 0x00000004 28 #define NV907D_CORE_NOTIFIER_3_CAPABILITIES_4_DONE 0:0 29 #define NV907D_CORE_NOTIFIER_3_CAPABILITIES_4_DONE_FALSE 0x00000000 30 #define NV907D_CORE_NOTIFIER_3_CAPABILITIES_4_DONE_TRUE 0x00000001 31 #define NV907D_CORE_NOTIFIER_3_CAPABILITIES_CAP_SOR0_20 0x00000014 32 #define NV907D_CORE_NOTIFIER_3_CAPABILITIES_CAP_SOR0_20_SINGLE_LVDS18 0:0 33 #define NV907D_CORE_NOTIFIER_3_CAPABILITIES_CAP_SOR0_20_SINGLE_LVDS18_FALSE 0x00000000 34 #define NV907D_CORE_NOTIFIER_3_CAPABILITIES_CAP_SOR0_20_SINGLE_LVDS18_TRUE 0x00000001 36 #define NV907D_CORE_NOTIFIER_3_CAPABILITIES_CAP_SOR0_20_SINGLE_LVDS24_FALSE 0x00000000 37 #define NV907D_CORE_NOTIFIER_3_CAPABILITIES_CAP_SOR0_20_SINGLE_LVDS24_TRUE 0x00000001 [all …]
|
H A D | cla0b5.h | 27 #define NVA0B5_SET_SRC_PHYS_MODE (0x00000260) 28 #define NVA0B5_SET_SRC_PHYS_MODE_TARGET 1:0 29 #define NVA0B5_SET_SRC_PHYS_MODE_TARGET_LOCAL_FB (0x00000000) 30 #define NVA0B5_SET_SRC_PHYS_MODE_TARGET_COHERENT_SYSMEM (0x00000001) 31 #define NVA0B5_SET_SRC_PHYS_MODE_TARGET_NONCOHERENT_SYSMEM (0x00000002) 32 #define NVA0B5_SET_DST_PHYS_MODE (0x00000264) 33 #define NVA0B5_SET_DST_PHYS_MODE_TARGET 1:0 34 #define NVA0B5_SET_DST_PHYS_MODE_TARGET_LOCAL_FB (0x00000000) 35 #define NVA0B5_SET_DST_PHYS_MODE_TARGET_COHERENT_SYSMEM (0x00000001) 36 #define NVA0B5_SET_DST_PHYS_MODE_TARGET_NONCOHERENT_SYSMEM (0x00000002) [all …]
|
/linux/arch/arm/boot/dts/nvidia/ |
H A D | tegra30-asus-tf201.dts | 67 reg = <0x4d>; 82 mount-matrix = "-1", "0", "0", 83 "0", "-1", "0", 84 "0", "0", "-1"; 88 mount-matrix = "0", "-1", "0", 89 "-1", "0", "0", 90 "0", "0", "-1"; 95 mount-matrix = "1", "0", "0", 96 "0", "-1", "0", 97 "0", "0", "1"; [all …]
|
H A D | tegra30-lg-p880.dts | 17 pinctrl-0 = <&state_default>; 120 emc-timings-0 { 122 nvidia,ram-code = <0>; 127 nvidia,emem-configuration = < 0x00050001 0xc0000010 128 0x00000001 0x00000001 0x00000002 0x00000000 129 0x00000003 0x00000001 0x00000002 0x00000004 130 0x00000001 0x00000000 0x00000002 0x00000002 131 0x02020001 0x00060402 0x77230303 0x001f0000 >; 137 nvidia,emem-configuration = < 0x00020001 0xc0000010 138 0x00000001 0x00000001 0x00000002 0x00000000 [all …]
|
H A D | tegra30-lg-p895.dts | 12 pinctrl-0 = <&state_default>; 123 nvidia,emem-configuration = < 0x00020001 0xc0000010 124 0x00000001 0x00000001 0x00000002 0x00000000 125 0x00000003 0x00000001 0x00000002 0x00000004 126 0x00000001 0x00000000 0x00000002 0x00000002 127 0x02020001 0x00060402 0x77230303 0x001f0000 >; 133 nvidia,emem-configuration = < 0x00030003 0xc0000010 134 0x00000001 0x00000001 0x00000002 0x00000000 135 0x00000003 0x00000001 0x00000002 0x00000004 136 0x00000001 0x00000000 0x00000002 0x00000002 [all …]
|
H A D | tegra30-asus-tf300t.dts | 75 reg = <0x10>; 94 mount-matrix = "0", "-1", "0", 95 "-1", "0", "0", 96 "0", "0", "-1"; 100 mount-matrix = "-1", "0", "0", 101 "0", "1", "0", 102 "0", "0", "-1"; 107 mount-matrix = "0", "-1", "0", 108 "-1", "0", "0", 109 "0", "0", "1"; [all …]
|
H A D | tegra30-asus-tf300tg.dts | 22 <TEGRA_GPIO(X, 0) GPIO_ACTIVE_HIGH>, 171 reg = <0x10>; 190 mount-matrix = "1", "0", "0", 191 "0", "-1", "0", 192 "0", "0", "-1"; 196 mount-matrix = "-1", "0", "0", 197 "0", "1", "0", 198 "0", "0", "-1"; 203 mount-matrix = "0", "-1", "0", 204 "-1", "0", "0", [all …]
|
H A D | tegra30-asus-tf700t.dts | 92 reg = <0x10>; 111 mount-matrix = "1", "0", "0", 112 "0", "-1", "0", 113 "0", "0", "-1"; 117 mount-matrix = "0", "1", "0", 118 "1", "0", "0", 119 "0", "0", "-1"; 124 mount-matrix = "0", "-1", "0", 125 "-1", "0", "0", 126 "0", "0", "1"; [all …]
|
H A D | tegra30-pegatron-chagall.dts | 49 reg = <0x80000000 0x40000000>; 59 alloc-ranges = <0x80000000 0x30000000>; 60 size = <0x10000000>; /* 256MiB */ 67 reg = <0xbeb00000 0x10000>; /* 64kB */ 68 console-size = <0x8000>; /* 32kB */ 69 record-size = <0x400>; /* 1kB */ 74 reg = <0xbfe00000 0x200000>; /* 2MB */ 100 pinctrl-0 = <&state_default>; 144 nvidia,lock = <0>; 145 nvidia,io-reset = <0>; [all …]
|
/linux/drivers/gpu/drm/amd/include/ |
H A D | vega10_enum.h | 51 GDS_PERF_SEL_DS_ADDR_CONFL = 0, 184 NO_FORCE_REQUEST = 0x00000000, 185 FORCE_LIGHT_SLEEP_REQUEST = 0x00000001, 186 FORCE_DEEP_SLEEP_REQUEST = 0x00000002, 187 FORCE_SHUT_DOWN_REQUEST = 0x00000003, 195 NO_FORCE_REQ = 0x00000000, 196 FORCE_LIGHT_SLEEP_REQ = 0x00000001, 204 ENABLE_MEM_PWR_CTRL = 0x00000000, 205 DISABLE_MEM_PWR_CTRL = 0x00000001, 213 DYNAMIC_SHUT_DOWN_ENABLE = 0x00000000, [all …]
|
H A D | soc24_enum.h | 52 CP_PERFMON_ENABLE_MODE_ALWAYS_COUNT = 0x00000000, 53 CP_PERFMON_ENABLE_MODE_RESERVED_1 = 0x00000001, 54 CP_PERFMON_ENABLE_MODE_COUNT_CONTEXT_TRUE = 0x00000002, 55 CP_PERFMON_ENABLE_MODE_COUNT_CONTEXT_FALSE = 0x00000003, 63 CP_PERFMON_STATE_DISABLE_AND_RESET = 0x00000000, 64 CP_PERFMON_STATE_START_COUNTING = 0x00000001, 65 CP_PERFMON_STATE_STOP_COUNTING = 0x00000002, 66 CP_PERFMON_STATE_RESERVED_3 = 0x00000003, 67 CP_PERFMON_STATE_DISABLE_AND_RESET_PHANTOM = 0x00000004, 68 CP_PERFMON_STATE_COUNT_AND_DUMP_PHANTOM = 0x00000005, [all …]
|
H A D | soc21_enum.h | 55 DSM_DATA_SEL_DISABLE = 0x00000000, 56 DSM_DATA_SEL_0 = 0x00000001, 57 DSM_DATA_SEL_1 = 0x00000002, 58 DSM_DATA_SEL_BOTH = 0x00000003, 66 DSM_ENABLE_ERROR_INJECT_FED_IN = 0x00000000, 67 DSM_ENABLE_ERROR_INJECT_SINGLE = 0x00000001, 68 DSM_ENABLE_ERROR_INJECT_UNCORRECTABLE = 0x00000002, 69 DSM_ENABLE_ERROR_INJECT_UNCORRECTABLE_LIMITED = 0x00000003, 77 DSM_SELECT_INJECT_DELAY_NO_DELAY = 0x00000000, 78 DSM_SELECT_INJECT_DELAY_DELAY_ERROR = 0x00000001, [all …]
|
H A D | navi10_enum.h | 51 GDS_PERF_SEL_DS_ADDR_CONFL = 0, 184 GATCL1_TYPE_NORMAL = 0x00000000, 185 GATCL1_TYPE_SHOOTDOWN = 0x00000001, 186 GATCL1_TYPE_BYPASS = 0x00000002, 194 UTCL1_TYPE_NORMAL = 0x00000000, 195 UTCL1_TYPE_SHOOTDOWN = 0x00000001, 196 UTCL1_TYPE_BYPASS = 0x00000002, 204 UTCL1_XNACK_SUCCESS = 0x00000000, 205 UTCL1_XNACK_RETRY = 0x00000001, 206 UTCL1_XNACK_PRT = 0x00000002, [all …]
|
/linux/drivers/gpu/drm/nouveau/nvkm/engine/gr/ |
H A D | ctxgf110.c | 32 { 0x001000, 1, 0x01, 0x00000004 }, 33 { 0x0000a9, 1, 0x01, 0x0000ffff }, 34 { 0x000038, 1, 0x01, 0x0fac6881 }, 35 { 0x00003d, 1, 0x01, 0x00000001 }, 36 { 0x0000e8, 8, 0x01, 0x00000400 }, 37 { 0x000078, 8, 0x01, 0x00000300 }, 38 { 0x000050, 1, 0x01, 0x00000011 }, 39 { 0x000058, 8, 0x01, 0x00000008 }, 40 { 0x000208, 8, 0x01, 0x00000001 }, 41 { 0x000081, 1, 0x01, 0x00000001 }, [all …]
|
H A D | ctxgf108.c | 34 { 0x001000, 1, 0x01, 0x00000004 }, 35 { 0x0000a9, 1, 0x01, 0x0000ffff }, 36 { 0x000038, 1, 0x01, 0x0fac6881 }, 37 { 0x00003d, 1, 0x01, 0x00000001 }, 38 { 0x0000e8, 8, 0x01, 0x00000400 }, 39 { 0x000078, 8, 0x01, 0x00000300 }, 40 { 0x000050, 1, 0x01, 0x00000011 }, 41 { 0x000058, 8, 0x01, 0x00000008 }, 42 { 0x000208, 8, 0x01, 0x00000001 }, 43 { 0x000081, 1, 0x01, 0x00000001 }, [all …]
|
H A D | ctxgf119.c | 32 { 0x001000, 1, 0x01, 0x00000004 }, 33 { 0x0000a9, 1, 0x01, 0x0000ffff }, 34 { 0x000038, 1, 0x01, 0x0fac6881 }, 35 { 0x00003d, 1, 0x01, 0x00000001 }, 36 { 0x0000e8, 8, 0x01, 0x00000400 }, 37 { 0x000078, 8, 0x01, 0x00000300 }, 38 { 0x000050, 1, 0x01, 0x00000011 }, 39 { 0x000058, 8, 0x01, 0x00000008 }, 40 { 0x000208, 8, 0x01, 0x00000001 }, 41 { 0x000081, 1, 0x01, 0x00000001 }, [all …]
|
H A D | ctxgk208.c | 32 { 0x001000, 1, 0x01, 0x00000004 }, 33 { 0x000039, 3, 0x01, 0x00000000 }, 34 { 0x0000a9, 1, 0x01, 0x0000ffff }, 35 { 0x000038, 1, 0x01, 0x0fac6881 }, 36 { 0x00003d, 1, 0x01, 0x00000001 }, 37 { 0x0000e8, 8, 0x01, 0x00000400 }, 38 { 0x000078, 8, 0x01, 0x00000300 }, 39 { 0x000050, 1, 0x01, 0x00000011 }, 40 { 0x000058, 8, 0x01, 0x00000008 }, 41 { 0x000208, 8, 0x01, 0x00000001 }, [all …]
|
H A D | ctxgk110.c | 32 { 0x001000, 1, 0x01, 0x00000004 }, 33 { 0x000039, 3, 0x01, 0x00000000 }, 34 { 0x0000a9, 1, 0x01, 0x0000ffff }, 35 { 0x000038, 1, 0x01, 0x0fac6881 }, 36 { 0x00003d, 1, 0x01, 0x00000001 }, 37 { 0x0000e8, 8, 0x01, 0x00000400 }, 38 { 0x000078, 8, 0x01, 0x00000300 }, 39 { 0x000050, 1, 0x01, 0x00000011 }, 40 { 0x000058, 8, 0x01, 0x00000008 }, 41 { 0x000208, 8, 0x01, 0x00000001 }, [all …]
|
/linux/include/linux/mfd/ |
H A D | cs42l43-regs.h | 13 #define CS42L43_GEN_INT_STAT_1 0x000000C0 14 #define CS42L43_GEN_INT_MASK_1 0x000000C1 15 #define CS42L43_DEVID 0x00003000 16 #define CS42L43_REVID 0x00003004 17 #define CS42L43_RELID 0x0000300C 18 #define CS42L43_SFT_RESET 0x00003020 19 #define CS42L43_DRV_CTRL1 0x00006004 20 #define CS42L43_DRV_CTRL3 0x0000600C 21 #define CS42L43_DRV_CTRL4 0x00006010 22 #define CS42L43_DRV_CTRL_5 0x00006014 [all …]
|
/linux/drivers/scsi/lpfc/ |
H A D | lpfc_hw4.h | 36 * #define example_bit_field_MASK 0x03 47 * bf_set(example_bit_field, &t1, 0); 63 #define get_wqe_reqtag(x) (((x)->wqe.words[9] >> 0) & 0xFFFF) 64 #define get_wqe_tmo(x) (((x)->wqe.words[7] >> 24) & 0x00FF) 79 #define lpfc_sli_intf_valid_MASK 0x00000007 83 #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F 85 #define LPFC_SLI_INTF_SLI_HINT2_NONE 0 87 #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF 89 #define LPFC_SLI_INTF_SLI_HINT1_NONE 0 93 #define lpfc_sli_intf_if_type_MASK 0x0000000F [all …]
|