xref: /linux/drivers/net/wireless/realtek/rtw89/phy_be.c (revision 621cde16e49b3ecf7d59a8106a20aaebfb4a59a9)
1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2 /* Copyright(c) 2023  Realtek Corporation
3  */
4 
5 #include "debug.h"
6 #include "mac.h"
7 #include "phy.h"
8 #include "reg.h"
9 
10 static const struct rtw89_ccx_regs rtw89_ccx_regs_be = {
11 	.setting_addr = R_CCX,
12 	.edcca_opt_mask = B_CCX_EDCCA_OPT_MSK_V1,
13 	.measurement_trig_mask = B_MEASUREMENT_TRIG_MSK,
14 	.trig_opt_mask = B_CCX_TRIG_OPT_MSK,
15 	.en_mask = B_CCX_EN_MSK,
16 	.ifs_cnt_addr = R_IFS_COUNTER,
17 	.ifs_clm_period_mask = B_IFS_CLM_PERIOD_MSK,
18 	.ifs_clm_cnt_unit_mask = B_IFS_CLM_COUNTER_UNIT_MSK,
19 	.ifs_clm_cnt_clear_mask = B_IFS_COUNTER_CLR_MSK,
20 	.ifs_collect_en_mask = B_IFS_COLLECT_EN,
21 	.ifs_t1_addr = R_IFS_T1,
22 	.ifs_t1_th_h_mask = B_IFS_T1_TH_HIGH_MSK,
23 	.ifs_t1_en_mask = B_IFS_T1_EN_MSK,
24 	.ifs_t1_th_l_mask = B_IFS_T1_TH_LOW_MSK,
25 	.ifs_t2_addr = R_IFS_T2,
26 	.ifs_t2_th_h_mask = B_IFS_T2_TH_HIGH_MSK,
27 	.ifs_t2_en_mask = B_IFS_T2_EN_MSK,
28 	.ifs_t2_th_l_mask = B_IFS_T2_TH_LOW_MSK,
29 	.ifs_t3_addr = R_IFS_T3,
30 	.ifs_t3_th_h_mask = B_IFS_T3_TH_HIGH_MSK,
31 	.ifs_t3_en_mask = B_IFS_T3_EN_MSK,
32 	.ifs_t3_th_l_mask = B_IFS_T3_TH_LOW_MSK,
33 	.ifs_t4_addr = R_IFS_T4,
34 	.ifs_t4_th_h_mask = B_IFS_T4_TH_HIGH_MSK,
35 	.ifs_t4_en_mask = B_IFS_T4_EN_MSK,
36 	.ifs_t4_th_l_mask = B_IFS_T4_TH_LOW_MSK,
37 	.ifs_clm_tx_cnt_addr = R_IFS_CLM_TX_CNT_V1,
38 	.ifs_clm_edcca_excl_cca_fa_mask = B_IFS_CLM_EDCCA_EXCLUDE_CCA_FA_MSK,
39 	.ifs_clm_tx_cnt_msk = B_IFS_CLM_TX_CNT_MSK,
40 	.ifs_clm_cca_addr = R_IFS_CLM_CCA_V1,
41 	.ifs_clm_ofdmcca_excl_fa_mask = B_IFS_CLM_OFDMCCA_EXCLUDE_FA_MSK,
42 	.ifs_clm_cckcca_excl_fa_mask = B_IFS_CLM_CCKCCA_EXCLUDE_FA_MSK,
43 	.ifs_clm_fa_addr = R_IFS_CLM_FA_V1,
44 	.ifs_clm_ofdm_fa_mask = B_IFS_CLM_OFDM_FA_MSK,
45 	.ifs_clm_cck_fa_mask = B_IFS_CLM_CCK_FA_MSK,
46 	.ifs_his_addr = R_IFS_HIS_V1,
47 	.ifs_t4_his_mask = B_IFS_T4_HIS_MSK,
48 	.ifs_t3_his_mask = B_IFS_T3_HIS_MSK,
49 	.ifs_t2_his_mask = B_IFS_T2_HIS_MSK,
50 	.ifs_t1_his_mask = B_IFS_T1_HIS_MSK,
51 	.ifs_avg_l_addr = R_IFS_AVG_L_V1,
52 	.ifs_t2_avg_mask = B_IFS_T2_AVG_MSK,
53 	.ifs_t1_avg_mask = B_IFS_T1_AVG_MSK,
54 	.ifs_avg_h_addr = R_IFS_AVG_H_V1,
55 	.ifs_t4_avg_mask = B_IFS_T4_AVG_MSK,
56 	.ifs_t3_avg_mask = B_IFS_T3_AVG_MSK,
57 	.ifs_cca_l_addr = R_IFS_CCA_L_V1,
58 	.ifs_t2_cca_mask = B_IFS_T2_CCA_MSK,
59 	.ifs_t1_cca_mask = B_IFS_T1_CCA_MSK,
60 	.ifs_cca_h_addr = R_IFS_CCA_H_V1,
61 	.ifs_t4_cca_mask = B_IFS_T4_CCA_MSK,
62 	.ifs_t3_cca_mask = B_IFS_T3_CCA_MSK,
63 	.ifs_total_addr = R_IFSCNT_V1,
64 	.ifs_cnt_done_mask = B_IFSCNT_DONE_MSK,
65 	.ifs_total_mask = B_IFSCNT_TOTAL_CNT_MSK,
66 };
67 
68 static const struct rtw89_physts_regs rtw89_physts_regs_be = {
69 	.setting_addr = R_PLCP_HISTOGRAM,
70 	.dis_trigger_fail_mask = B_STS_DIS_TRIG_BY_FAIL,
71 	.dis_trigger_brk_mask = B_STS_DIS_TRIG_BY_BRK,
72 };
73 
74 static const struct rtw89_cfo_regs rtw89_cfo_regs_be = {
75 	.comp = R_DCFO_WEIGHT_V1,
76 	.weighting_mask = B_DCFO_WEIGHT_MSK_V1,
77 	.comp_seg0 = R_DCFO_OPT_V1,
78 	.valid_0_mask = B_DCFO_OPT_EN_V1,
79 };
80 
rtw89_phy0_phy1_offset_be(struct rtw89_dev * rtwdev,u32 addr)81 static u32 rtw89_phy0_phy1_offset_be(struct rtw89_dev *rtwdev, u32 addr)
82 {
83 	u32 phy_page = addr >> 8;
84 	u32 ofst = 0;
85 
86 	if ((phy_page >= 0x4 && phy_page <= 0xF) ||
87 	    (phy_page >= 0x20 && phy_page <= 0x2B) ||
88 	    (phy_page >= 0x40 && phy_page <= 0x4f) ||
89 	    (phy_page >= 0x60 && phy_page <= 0x6f) ||
90 	    (phy_page >= 0xE4 && phy_page <= 0xE5) ||
91 	    (phy_page >= 0xE8 && phy_page <= 0xED))
92 		ofst = 0x1000;
93 	else
94 		ofst = 0x0;
95 
96 	return ofst;
97 }
98 
99 union rtw89_phy_bb_gain_arg_be {
100 	u32 addr;
101 	struct {
102 		u8 type;
103 #define BB_GAIN_TYPE_SUB0_BE GENMASK(3, 0)
104 #define BB_GAIN_TYPE_SUB1_BE GENMASK(7, 4)
105 		u8 path_bw;
106 #define BB_GAIN_PATH_BE GENMASK(3, 0)
107 #define BB_GAIN_BW_BE GENMASK(7, 4)
108 		u8 gain_band;
109 		u8 cfg_type;
110 	} __packed;
111 } __packed;
112 
113 static void
rtw89_phy_cfg_bb_gain_error_be(struct rtw89_dev * rtwdev,union rtw89_phy_bb_gain_arg_be arg,u32 data)114 rtw89_phy_cfg_bb_gain_error_be(struct rtw89_dev *rtwdev,
115 			       union rtw89_phy_bb_gain_arg_be arg, u32 data)
116 {
117 	struct rtw89_phy_bb_gain_info_be *gain = &rtwdev->bb_gain.be;
118 	u8 bw_type = u8_get_bits(arg.path_bw, BB_GAIN_BW_BE);
119 	u8 path = u8_get_bits(arg.path_bw, BB_GAIN_PATH_BE);
120 	u8 gband = arg.gain_band;
121 	u8 type = arg.type;
122 	int i;
123 
124 	switch (type) {
125 	case 0:
126 		for (i = 0; i < 4; i++, data >>= 8)
127 			gain->lna_gain[gband][bw_type][path][i] = data & 0xff;
128 		break;
129 	case 1:
130 		for (i = 4; i < 7; i++, data >>= 8)
131 			gain->lna_gain[gband][bw_type][path][i] = data & 0xff;
132 		break;
133 	case 2:
134 		for (i = 0; i < 2; i++, data >>= 8)
135 			gain->tia_gain[gband][bw_type][path][i] = data & 0xff;
136 		break;
137 	default:
138 		rtw89_warn(rtwdev,
139 			   "bb gain error {0x%x:0x%x} with unknown type: %d\n",
140 			   arg.addr, data, type);
141 		break;
142 	}
143 }
144 
145 static void
rtw89_phy_cfg_bb_rpl_ofst_be(struct rtw89_dev * rtwdev,union rtw89_phy_bb_gain_arg_be arg,u32 data)146 rtw89_phy_cfg_bb_rpl_ofst_be(struct rtw89_dev *rtwdev,
147 			     union rtw89_phy_bb_gain_arg_be arg, u32 data)
148 {
149 	struct rtw89_phy_bb_gain_info_be *gain = &rtwdev->bb_gain.be;
150 	u8 type_sub0 = u8_get_bits(arg.type, BB_GAIN_TYPE_SUB0_BE);
151 	u8 type_sub1 = u8_get_bits(arg.type, BB_GAIN_TYPE_SUB1_BE);
152 	u8 path = u8_get_bits(arg.path_bw, BB_GAIN_PATH_BE);
153 	u8 gband = arg.gain_band;
154 	u8 ofst = 0;
155 	int i;
156 
157 	switch (type_sub1) {
158 	case RTW89_CMAC_BW_20M:
159 		gain->rpl_ofst_20[gband][path][0] = (s8)data;
160 		break;
161 	case RTW89_CMAC_BW_40M:
162 		for (i = 0; i < RTW89_BW20_SC_40M; i++, data >>= 8)
163 			gain->rpl_ofst_40[gband][path][i] = data & 0xff;
164 		break;
165 	case RTW89_CMAC_BW_80M:
166 		for (i = 0; i < RTW89_BW20_SC_80M; i++, data >>= 8)
167 			gain->rpl_ofst_80[gband][path][i] = data & 0xff;
168 		break;
169 	case RTW89_CMAC_BW_160M:
170 		if (type_sub0 == 0)
171 			ofst = 0;
172 		else
173 			ofst = RTW89_BW20_SC_80M;
174 
175 		for (i = 0; i < RTW89_BW20_SC_80M; i++, data >>= 8)
176 			gain->rpl_ofst_160[gband][path][i + ofst] = data & 0xff;
177 		break;
178 	default:
179 		rtw89_warn(rtwdev,
180 			   "bb rpl ofst {0x%x:0x%x} with unknown type_sub1: %d\n",
181 			   arg.addr, data, type_sub1);
182 		break;
183 	}
184 }
185 
186 static void
rtw89_phy_cfg_bb_gain_op1db_be(struct rtw89_dev * rtwdev,union rtw89_phy_bb_gain_arg_be arg,u32 data)187 rtw89_phy_cfg_bb_gain_op1db_be(struct rtw89_dev *rtwdev,
188 			       union rtw89_phy_bb_gain_arg_be arg, u32 data)
189 {
190 	struct rtw89_phy_bb_gain_info_be *gain = &rtwdev->bb_gain.be;
191 	u8 bw_type = u8_get_bits(arg.path_bw, BB_GAIN_BW_BE);
192 	u8 path = u8_get_bits(arg.path_bw, BB_GAIN_PATH_BE);
193 	u8 gband = arg.gain_band;
194 	u8 type = arg.type;
195 	int i;
196 
197 	switch (type) {
198 	case 0:
199 		for (i = 0; i < 4; i++, data >>= 8)
200 			gain->lna_op1db[gband][bw_type][path][i] = data & 0xff;
201 		break;
202 	case 1:
203 		for (i = 4; i < 7; i++, data >>= 8)
204 			gain->lna_op1db[gband][bw_type][path][i] = data & 0xff;
205 		break;
206 	case 2:
207 		for (i = 0; i < 4; i++, data >>= 8)
208 			gain->tia_lna_op1db[gband][bw_type][path][i] = data & 0xff;
209 		break;
210 	case 3:
211 		for (i = 4; i < 8; i++, data >>= 8)
212 			gain->tia_lna_op1db[gband][bw_type][path][i] = data & 0xff;
213 		break;
214 	default:
215 		rtw89_warn(rtwdev,
216 			   "bb gain op1db {0x%x:0x%x} with unknown type: %d\n",
217 			   arg.addr, data, type);
218 		break;
219 	}
220 }
221 
rtw89_phy_config_bb_gain_be(struct rtw89_dev * rtwdev,const struct rtw89_reg2_def * reg,enum rtw89_rf_path rf_path,void * extra_data)222 static void rtw89_phy_config_bb_gain_be(struct rtw89_dev *rtwdev,
223 					const struct rtw89_reg2_def *reg,
224 					enum rtw89_rf_path rf_path,
225 					void *extra_data)
226 {
227 	const struct rtw89_chip_info *chip = rtwdev->chip;
228 	union rtw89_phy_bb_gain_arg_be arg = { .addr = reg->addr };
229 	struct rtw89_efuse *efuse = &rtwdev->efuse;
230 	u8 bw_type = u8_get_bits(arg.path_bw, BB_GAIN_BW_BE);
231 	u8 path = u8_get_bits(arg.path_bw, BB_GAIN_PATH_BE);
232 
233 	if (bw_type >= RTW89_BB_BW_NR_BE)
234 		return;
235 
236 	if (arg.gain_band >= RTW89_BB_GAIN_BAND_NR_BE)
237 		return;
238 
239 	if (path >= chip->rf_path_num)
240 		return;
241 
242 	if (arg.addr >= 0xf9 && arg.addr <= 0xfe) {
243 		rtw89_warn(rtwdev, "bb gain table with flow ctrl\n");
244 		return;
245 	}
246 
247 	switch (arg.cfg_type) {
248 	case 0:
249 		rtw89_phy_cfg_bb_gain_error_be(rtwdev, arg, reg->data);
250 		break;
251 	case 1:
252 		rtw89_phy_cfg_bb_rpl_ofst_be(rtwdev, arg, reg->data);
253 		break;
254 	case 2:
255 		/* ignore BB gain bypass */
256 		break;
257 	case 3:
258 		rtw89_phy_cfg_bb_gain_op1db_be(rtwdev, arg, reg->data);
259 		break;
260 	case 4:
261 		/* This cfg_type is only used by rfe_type >= 50 with eFEM */
262 		if (efuse->rfe_type < 50)
263 			break;
264 		fallthrough;
265 	default:
266 		rtw89_warn(rtwdev,
267 			   "bb gain {0x%x:0x%x} with unknown cfg type: %d\n",
268 			   arg.addr, reg->data, arg.cfg_type);
269 		break;
270 	}
271 }
272 
rtw89_phy_preinit_rf_nctl_be(struct rtw89_dev * rtwdev)273 static void rtw89_phy_preinit_rf_nctl_be(struct rtw89_dev *rtwdev)
274 {
275 	rtw89_phy_write32_mask(rtwdev, R_GOTX_IQKDPK_C0, B_GOTX_IQKDPK, 0x3);
276 	rtw89_phy_write32_mask(rtwdev, R_GOTX_IQKDPK_C1, B_GOTX_IQKDPK, 0x3);
277 	rtw89_phy_write32_mask(rtwdev, R_IQKDPK_HC, B_IQKDPK_HC, 0x1);
278 	rtw89_phy_write32_mask(rtwdev, R_CLK_GCK, B_CLK_GCK, 0x00fffff);
279 	rtw89_phy_write32_mask(rtwdev, R_IOQ_IQK_DPK, B_IOQ_IQK_DPK_CLKEN, 0x3);
280 	rtw89_phy_write32_mask(rtwdev, R_IQK_DPK_RST, B_IQK_DPK_RST, 0x1);
281 	rtw89_phy_write32_mask(rtwdev, R_IQK_DPK_PRST, B_IQK_DPK_PRST, 0x1);
282 	rtw89_phy_write32_mask(rtwdev, R_IQK_DPK_PRST_C1, B_IQK_DPK_PRST, 0x1);
283 	rtw89_phy_write32_mask(rtwdev, R_TXRFC, B_TXRFC_RST, 0x1);
284 
285 	if (rtwdev->dbcc_en) {
286 		rtw89_phy_write32_mask(rtwdev, R_IQK_DPK_RST_C1, B_IQK_DPK_RST, 0x1);
287 		rtw89_phy_write32_mask(rtwdev, R_TXRFC_C1, B_TXRFC_RST, 0x1);
288 	}
289 }
290 
291 static
rtw89_phy_bb_wrap_pwr_by_macid_init(struct rtw89_dev * rtwdev)292 void rtw89_phy_bb_wrap_pwr_by_macid_init(struct rtw89_dev *rtwdev)
293 {
294 	u32 macid_idx, cr, base_macid_lmt, max_macid = 32;
295 
296 	base_macid_lmt = R_BE_PWR_MACID_LMT_BASE;
297 
298 	for (macid_idx = 0; macid_idx < 4 * max_macid; macid_idx += 4) {
299 		cr = base_macid_lmt + macid_idx;
300 		rtw89_write32(rtwdev, cr, 0x03007F7F);
301 	}
302 }
303 
304 static
rtw89_phy_bb_wrap_tx_path_by_macid_init(struct rtw89_dev * rtwdev)305 void rtw89_phy_bb_wrap_tx_path_by_macid_init(struct rtw89_dev *rtwdev)
306 {
307 	int i, max_macid = 32;
308 	u32 cr = R_BE_PWR_MACID_PATH_BASE;
309 
310 	for (i = 0; i < max_macid; i++, cr += 4)
311 		rtw89_write32(rtwdev, cr, 0x03C86000);
312 }
313 
rtw89_phy_bb_wrap_tpu_set_all(struct rtw89_dev * rtwdev,enum rtw89_mac_idx mac_idx)314 static void rtw89_phy_bb_wrap_tpu_set_all(struct rtw89_dev *rtwdev,
315 					  enum rtw89_mac_idx mac_idx)
316 {
317 	u32 addr;
318 
319 	for (addr = R_BE_PWR_BY_RATE; addr <= R_BE_PWR_BY_RATE_END; addr += 4)
320 		rtw89_write32(rtwdev, addr, 0);
321 	for (addr = R_BE_PWR_RULMT_START; addr <= R_BE_PWR_RULMT_END; addr += 4)
322 		rtw89_write32(rtwdev, addr, 0);
323 	for (addr = R_BE_PWR_RATE_OFST_CTRL; addr <= R_BE_PWR_RATE_OFST_END; addr += 4)
324 		rtw89_write32(rtwdev, addr, 0);
325 
326 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_REF_CTRL, mac_idx);
327 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_OFST_LMT_DB, 0);
328 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_OFST_LMTBF, mac_idx);
329 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_OFST_LMTBF_DB, 0);
330 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_RATE_CTRL, mac_idx);
331 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_OFST_BYRATE_DB, 0);
332 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_OFST_RULMT, mac_idx);
333 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_OFST_RULMT_DB, 0);
334 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_OFST_SW, mac_idx);
335 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_OFST_SW_DB, 0);
336 }
337 
338 static
rtw89_phy_bb_wrap_listen_path_en_init(struct rtw89_dev * rtwdev)339 void rtw89_phy_bb_wrap_listen_path_en_init(struct rtw89_dev *rtwdev)
340 {
341 	u32 addr;
342 	int ret;
343 
344 	ret = rtw89_mac_check_mac_en(rtwdev, RTW89_MAC_1, RTW89_CMAC_SEL);
345 	if (ret)
346 		return;
347 
348 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_LISTEN_PATH, RTW89_MAC_1);
349 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_LISTEN_PATH_EN, 0x2);
350 }
351 
rtw89_phy_bb_wrap_force_cr_init(struct rtw89_dev * rtwdev,enum rtw89_mac_idx mac_idx)352 static void rtw89_phy_bb_wrap_force_cr_init(struct rtw89_dev *rtwdev,
353 					    enum rtw89_mac_idx mac_idx)
354 {
355 	u32 addr;
356 
357 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_FORCE_LMT, mac_idx);
358 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_FORCE_LMT_ON, 0);
359 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_BOOST, mac_idx);
360 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_FORCE_RATE_ON, 0);
361 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_OFST_RULMT, mac_idx);
362 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_FORCE_RU_ENON, 0);
363 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_FORCE_RU_ON, 0);
364 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_FORCE_MACID, mac_idx);
365 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_FORCE_MACID_ON, 0);
366 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_COEX_CTRL, mac_idx);
367 	rtw89_write32_mask(rtwdev, addr, B_BE_PWR_FORCE_COEX_ON, 0);
368 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_RATE_CTRL, mac_idx);
369 	rtw89_write32_mask(rtwdev, addr, B_BE_FORCE_PWR_BY_RATE_EN, 0);
370 }
371 
rtw89_phy_bb_wrap_ftm_init(struct rtw89_dev * rtwdev,enum rtw89_mac_idx mac_idx)372 static void rtw89_phy_bb_wrap_ftm_init(struct rtw89_dev *rtwdev,
373 				       enum rtw89_mac_idx mac_idx)
374 {
375 	u32 addr;
376 
377 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_FTM, mac_idx);
378 	rtw89_write32(rtwdev, addr, 0xE4E431);
379 
380 	addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_FTM_SS, mac_idx);
381 	rtw89_write32_mask(rtwdev, addr, 0x7, 0);
382 }
383 
rtw89_phy_bb_wrap_ul_pwr(struct rtw89_dev * rtwdev)384 static void rtw89_phy_bb_wrap_ul_pwr(struct rtw89_dev *rtwdev)
385 {
386 	enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
387 	u8 mac_idx;
388 	u32 addr;
389 
390 	if (chip_id != RTL8922A)
391 		return;
392 
393 	for (mac_idx = 0; mac_idx < RTW89_MAC_NUM; mac_idx++) {
394 		addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_RSSI_TARGET_LMT, mac_idx);
395 		rtw89_write32(rtwdev, addr, 0x0201FE00);
396 		addr = rtw89_mac_reg_by_idx(rtwdev, R_BE_PWR_TH, mac_idx);
397 		rtw89_write32(rtwdev, addr, 0x00FFEC7E);
398 	}
399 }
400 
rtw89_phy_bb_wrap_init_be(struct rtw89_dev * rtwdev)401 static void rtw89_phy_bb_wrap_init_be(struct rtw89_dev *rtwdev)
402 {
403 	enum rtw89_mac_idx mac_idx = RTW89_MAC_0;
404 
405 	rtw89_phy_bb_wrap_pwr_by_macid_init(rtwdev);
406 	rtw89_phy_bb_wrap_tx_path_by_macid_init(rtwdev);
407 	rtw89_phy_bb_wrap_listen_path_en_init(rtwdev);
408 	rtw89_phy_bb_wrap_force_cr_init(rtwdev, mac_idx);
409 	rtw89_phy_bb_wrap_ftm_init(rtwdev, mac_idx);
410 	rtw89_phy_bb_wrap_tpu_set_all(rtwdev, mac_idx);
411 	rtw89_phy_bb_wrap_ul_pwr(rtwdev);
412 }
413 
rtw89_phy_ch_info_init_be(struct rtw89_dev * rtwdev)414 static void rtw89_phy_ch_info_init_be(struct rtw89_dev *rtwdev)
415 {
416 	rtw89_phy_write32_mask(rtwdev, R_CHINFO_SEG, B_CHINFO_SEG_LEN, 0x0);
417 	rtw89_phy_write32_mask(rtwdev, R_CHINFO_SEG, B_CHINFO_SEG, 0xf);
418 	rtw89_phy_write32_mask(rtwdev, R_CHINFO_DATA, B_CHINFO_DATA_BITMAP, 0x1);
419 	rtw89_phy_set_phy_regs(rtwdev, R_CHINFO_ELM_SRC, B_CHINFO_ELM_BITMAP, 0x40303);
420 	rtw89_phy_set_phy_regs(rtwdev, R_CHINFO_ELM_SRC, B_CHINFO_SRC, 0x0);
421 	rtw89_phy_set_phy_regs(rtwdev, R_CHINFO_TYPE_SCAL, B_CHINFO_TYPE, 0x3);
422 	rtw89_phy_set_phy_regs(rtwdev, R_CHINFO_TYPE_SCAL, B_CHINFO_SCAL, 0x0);
423 }
424 
425 struct rtw89_byr_spec_ent_be {
426 	struct rtw89_rate_desc init;
427 	u8 num_of_idx;
428 	bool no_over_bw40;
429 	bool no_multi_nss;
430 };
431 
432 static const struct rtw89_byr_spec_ent_be rtw89_byr_spec_be[] = {
433 	{
434 		.init = { .rs = RTW89_RS_CCK },
435 		.num_of_idx = RTW89_RATE_CCK_NUM,
436 		.no_over_bw40 = true,
437 		.no_multi_nss = true,
438 	},
439 	{
440 		.init = { .rs = RTW89_RS_OFDM },
441 		.num_of_idx = RTW89_RATE_OFDM_NUM,
442 		.no_multi_nss = true,
443 	},
444 	{
445 		.init = { .rs = RTW89_RS_MCS, .idx = 14, .ofdma = RTW89_NON_OFDMA },
446 		.num_of_idx = 2,
447 		.no_multi_nss = true,
448 	},
449 	{
450 		.init = { .rs = RTW89_RS_MCS, .idx = 14, .ofdma = RTW89_OFDMA },
451 		.num_of_idx = 2,
452 		.no_multi_nss = true,
453 	},
454 	{
455 		.init = { .rs = RTW89_RS_MCS, .ofdma = RTW89_NON_OFDMA },
456 		.num_of_idx = 14,
457 	},
458 	{
459 		.init = { .rs = RTW89_RS_HEDCM, .ofdma = RTW89_NON_OFDMA },
460 		.num_of_idx = RTW89_RATE_HEDCM_NUM,
461 	},
462 	{
463 		.init = { .rs = RTW89_RS_MCS, .ofdma = RTW89_OFDMA },
464 		.num_of_idx = 14,
465 	},
466 	{
467 		.init = { .rs = RTW89_RS_HEDCM, .ofdma = RTW89_OFDMA },
468 		.num_of_idx = RTW89_RATE_HEDCM_NUM,
469 	},
470 };
471 
472 static
__phy_set_txpwr_byrate_be(struct rtw89_dev * rtwdev,u8 band,u8 bw,u8 nss,u32 * addr,enum rtw89_phy_idx phy_idx)473 void __phy_set_txpwr_byrate_be(struct rtw89_dev *rtwdev, u8 band, u8 bw,
474 			       u8 nss, u32 *addr, enum rtw89_phy_idx phy_idx)
475 {
476 	const struct rtw89_byr_spec_ent_be *ent;
477 	struct rtw89_rate_desc desc;
478 	int pos = 0;
479 	int i, j;
480 	u32 val;
481 	s8 v[4];
482 
483 	for (i = 0; i < ARRAY_SIZE(rtw89_byr_spec_be); i++) {
484 		ent = &rtw89_byr_spec_be[i];
485 
486 		if (bw > RTW89_CHANNEL_WIDTH_40 && ent->no_over_bw40)
487 			continue;
488 		if (nss > RTW89_NSS_1 && ent->no_multi_nss)
489 			continue;
490 
491 		desc = ent->init;
492 		desc.nss = nss;
493 		for (j = 0; j < ent->num_of_idx; j++, desc.idx++) {
494 			v[pos] = rtw89_phy_read_txpwr_byrate(rtwdev, band, bw,
495 							     &desc);
496 			pos = (pos + 1) % 4;
497 			if (pos)
498 				continue;
499 
500 			val = u32_encode_bits(v[0], GENMASK(7, 0)) |
501 			      u32_encode_bits(v[1], GENMASK(15, 8)) |
502 			      u32_encode_bits(v[2], GENMASK(23, 16)) |
503 			      u32_encode_bits(v[3], GENMASK(31, 24));
504 
505 			rtw89_mac_txpwr_write32(rtwdev, phy_idx, *addr, val);
506 			*addr += 4;
507 		}
508 	}
509 }
510 
rtw89_phy_set_txpwr_byrate_be(struct rtw89_dev * rtwdev,const struct rtw89_chan * chan,enum rtw89_phy_idx phy_idx)511 static void rtw89_phy_set_txpwr_byrate_be(struct rtw89_dev *rtwdev,
512 					  const struct rtw89_chan *chan,
513 					  enum rtw89_phy_idx phy_idx)
514 {
515 	u32 addr = R_BE_PWR_BY_RATE;
516 	u8 band = chan->band_type;
517 	u8 bw, nss;
518 
519 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
520 		    "[TXPWR] set txpwr byrate on band %d\n", band);
521 
522 	for (bw = 0; bw <= RTW89_CHANNEL_WIDTH_320; bw++)
523 		for (nss = 0; nss <= RTW89_NSS_2; nss++)
524 			__phy_set_txpwr_byrate_be(rtwdev, band, bw, nss,
525 						  &addr, phy_idx);
526 }
527 
rtw89_phy_set_txpwr_offset_be(struct rtw89_dev * rtwdev,const struct rtw89_chan * chan,enum rtw89_phy_idx phy_idx)528 static void rtw89_phy_set_txpwr_offset_be(struct rtw89_dev *rtwdev,
529 					  const struct rtw89_chan *chan,
530 					  enum rtw89_phy_idx phy_idx)
531 {
532 	struct rtw89_rate_desc desc = {
533 		.nss = RTW89_NSS_1,
534 		.rs = RTW89_RS_OFFSET,
535 	};
536 	u8 band = chan->band_type;
537 	s8 v[RTW89_RATE_OFFSET_NUM_BE] = {};
538 	u32 val;
539 
540 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
541 		    "[TXPWR] set txpwr offset on band %d\n", band);
542 
543 	for (desc.idx = 0; desc.idx < RTW89_RATE_OFFSET_NUM_BE; desc.idx++)
544 		v[desc.idx] = rtw89_phy_read_txpwr_byrate(rtwdev, band, 0, &desc);
545 
546 	val = u32_encode_bits(v[RTW89_RATE_OFFSET_CCK], GENMASK(3, 0)) |
547 	      u32_encode_bits(v[RTW89_RATE_OFFSET_OFDM], GENMASK(7, 4)) |
548 	      u32_encode_bits(v[RTW89_RATE_OFFSET_HT], GENMASK(11, 8)) |
549 	      u32_encode_bits(v[RTW89_RATE_OFFSET_VHT], GENMASK(15, 12)) |
550 	      u32_encode_bits(v[RTW89_RATE_OFFSET_HE], GENMASK(19, 16)) |
551 	      u32_encode_bits(v[RTW89_RATE_OFFSET_EHT], GENMASK(23, 20)) |
552 	      u32_encode_bits(v[RTW89_RATE_OFFSET_DLRU_HE], GENMASK(27, 24)) |
553 	      u32_encode_bits(v[RTW89_RATE_OFFSET_DLRU_EHT], GENMASK(31, 28));
554 
555 	rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_BE_PWR_RATE_OFST_CTRL, val);
556 }
557 
558 static void
fill_limit_nonbf_bf(struct rtw89_dev * rtwdev,s8 (* ptr)[RTW89_BF_NUM],u8 band,u8 bw,u8 ntx,u8 rs,u8 ch)559 fill_limit_nonbf_bf(struct rtw89_dev *rtwdev, s8 (*ptr)[RTW89_BF_NUM],
560 		    u8 band, u8 bw, u8 ntx, u8 rs, u8 ch)
561 {
562 	int bf;
563 
564 	for (bf = 0; bf < RTW89_BF_NUM; bf++)
565 		(*ptr)[bf] = rtw89_phy_read_txpwr_limit(rtwdev, band, bw, ntx,
566 							rs, bf, ch);
567 }
568 
569 static void
fill_limit_nonbf_bf_min(struct rtw89_dev * rtwdev,s8 (* ptr)[RTW89_BF_NUM],u8 band,u8 bw,u8 ntx,u8 rs,u8 ch1,u8 ch2)570 fill_limit_nonbf_bf_min(struct rtw89_dev *rtwdev, s8 (*ptr)[RTW89_BF_NUM],
571 			u8 band, u8 bw, u8 ntx, u8 rs, u8 ch1, u8 ch2)
572 {
573 	s8 v1[RTW89_BF_NUM];
574 	s8 v2[RTW89_BF_NUM];
575 	int bf;
576 
577 	fill_limit_nonbf_bf(rtwdev, &v1, band, bw, ntx, rs, ch1);
578 	fill_limit_nonbf_bf(rtwdev, &v2, band, bw, ntx, rs, ch2);
579 
580 	for (bf = 0; bf < RTW89_BF_NUM; bf++)
581 		(*ptr)[bf] = min(v1[bf], v2[bf]);
582 }
583 
phy_fill_limit_20m_be(struct rtw89_dev * rtwdev,struct rtw89_txpwr_limit_be * lmt,u8 band,u8 ntx,u8 ch)584 static void phy_fill_limit_20m_be(struct rtw89_dev *rtwdev,
585 				  struct rtw89_txpwr_limit_be *lmt,
586 				  u8 band, u8 ntx, u8 ch)
587 {
588 	fill_limit_nonbf_bf(rtwdev, &lmt->cck_20m, band,
589 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_CCK, ch);
590 	fill_limit_nonbf_bf(rtwdev, &lmt->cck_40m, band,
591 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_CCK, ch);
592 	fill_limit_nonbf_bf(rtwdev, &lmt->ofdm, band,
593 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_OFDM, ch);
594 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[0], band,
595 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch);
596 }
597 
phy_fill_limit_40m_be(struct rtw89_dev * rtwdev,struct rtw89_txpwr_limit_be * lmt,u8 band,u8 ntx,u8 ch,u8 pri_ch)598 static void phy_fill_limit_40m_be(struct rtw89_dev *rtwdev,
599 				  struct rtw89_txpwr_limit_be *lmt,
600 				  u8 band, u8 ntx, u8 ch, u8 pri_ch)
601 {
602 	fill_limit_nonbf_bf(rtwdev, &lmt->cck_20m, band,
603 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_CCK, ch - 2);
604 	fill_limit_nonbf_bf(rtwdev, &lmt->cck_40m, band,
605 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_CCK, ch);
606 
607 	fill_limit_nonbf_bf(rtwdev, &lmt->ofdm, band,
608 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_OFDM, pri_ch);
609 
610 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[0], band,
611 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 2);
612 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[1], band,
613 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 2);
614 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[0], band,
615 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch);
616 }
617 
phy_fill_limit_80m_be(struct rtw89_dev * rtwdev,struct rtw89_txpwr_limit_be * lmt,u8 band,u8 ntx,u8 ch,u8 pri_ch)618 static void phy_fill_limit_80m_be(struct rtw89_dev *rtwdev,
619 				  struct rtw89_txpwr_limit_be *lmt,
620 				  u8 band, u8 ntx, u8 ch, u8 pri_ch)
621 {
622 	fill_limit_nonbf_bf(rtwdev, &lmt->ofdm, band,
623 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_OFDM, pri_ch);
624 
625 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[0], band,
626 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 6);
627 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[1], band,
628 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 2);
629 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[2], band,
630 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 2);
631 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[3], band,
632 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 6);
633 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[0], band,
634 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch - 4);
635 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[1], band,
636 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch + 4);
637 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_80m[0], band,
638 			    RTW89_CHANNEL_WIDTH_80, ntx, RTW89_RS_MCS, ch);
639 
640 	fill_limit_nonbf_bf_min(rtwdev, &lmt->mcs_40m_0p5, band,
641 				RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS,
642 				ch - 4, ch + 4);
643 }
644 
phy_fill_limit_160m_be(struct rtw89_dev * rtwdev,struct rtw89_txpwr_limit_be * lmt,u8 band,u8 ntx,u8 ch,u8 pri_ch)645 static void phy_fill_limit_160m_be(struct rtw89_dev *rtwdev,
646 				   struct rtw89_txpwr_limit_be *lmt,
647 				   u8 band, u8 ntx, u8 ch, u8 pri_ch)
648 {
649 	fill_limit_nonbf_bf(rtwdev, &lmt->ofdm, band,
650 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_OFDM, pri_ch);
651 
652 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[0], band,
653 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 14);
654 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[1], band,
655 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 10);
656 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[2], band,
657 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 6);
658 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[3], band,
659 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 2);
660 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[4], band,
661 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 2);
662 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[5], band,
663 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 6);
664 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[6], band,
665 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 10);
666 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[7], band,
667 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 14);
668 
669 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[0], band,
670 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch - 12);
671 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[1], band,
672 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch - 4);
673 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[2], band,
674 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch + 4);
675 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[3], band,
676 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch + 12);
677 
678 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_80m[0], band,
679 			    RTW89_CHANNEL_WIDTH_80, ntx, RTW89_RS_MCS, ch - 8);
680 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_80m[1], band,
681 			    RTW89_CHANNEL_WIDTH_80, ntx, RTW89_RS_MCS, ch + 8);
682 
683 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_160m[0], band,
684 			    RTW89_CHANNEL_WIDTH_160, ntx, RTW89_RS_MCS, ch);
685 
686 	fill_limit_nonbf_bf_min(rtwdev, &lmt->mcs_40m_0p5, band,
687 				RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS,
688 				ch - 12, ch - 4);
689 	fill_limit_nonbf_bf_min(rtwdev, &lmt->mcs_40m_2p5, band,
690 				RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS,
691 				ch + 4, ch + 12);
692 }
693 
phy_fill_limit_320m_be(struct rtw89_dev * rtwdev,struct rtw89_txpwr_limit_be * lmt,u8 band,u8 ntx,u8 ch,u8 pri_ch)694 static void phy_fill_limit_320m_be(struct rtw89_dev *rtwdev,
695 				   struct rtw89_txpwr_limit_be *lmt,
696 				   u8 band, u8 ntx, u8 ch, u8 pri_ch)
697 {
698 	fill_limit_nonbf_bf(rtwdev, &lmt->ofdm, band,
699 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_OFDM, pri_ch);
700 
701 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[0], band,
702 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 30);
703 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[1], band,
704 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 26);
705 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[2], band,
706 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 22);
707 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[3], band,
708 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 18);
709 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[4], band,
710 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 14);
711 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[5], band,
712 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 10);
713 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[6], band,
714 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 6);
715 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[7], band,
716 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch - 2);
717 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[8], band,
718 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 2);
719 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[9], band,
720 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 6);
721 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[10], band,
722 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 10);
723 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[11], band,
724 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 14);
725 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[12], band,
726 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 18);
727 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[13], band,
728 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 22);
729 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[14], band,
730 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 26);
731 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_20m[15], band,
732 			    RTW89_CHANNEL_WIDTH_20, ntx, RTW89_RS_MCS, ch + 30);
733 
734 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[0], band,
735 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch - 28);
736 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[1], band,
737 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch - 20);
738 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[2], band,
739 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch - 12);
740 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[3], band,
741 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch - 4);
742 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[4], band,
743 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch + 4);
744 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[5], band,
745 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch + 12);
746 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[6], band,
747 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch + 20);
748 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_40m[7], band,
749 			    RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS, ch + 28);
750 
751 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_80m[0], band,
752 			    RTW89_CHANNEL_WIDTH_80, ntx, RTW89_RS_MCS, ch - 24);
753 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_80m[1], band,
754 			    RTW89_CHANNEL_WIDTH_80, ntx, RTW89_RS_MCS, ch - 8);
755 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_80m[2], band,
756 			    RTW89_CHANNEL_WIDTH_80, ntx, RTW89_RS_MCS, ch + 8);
757 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_80m[3], band,
758 			    RTW89_CHANNEL_WIDTH_80, ntx, RTW89_RS_MCS, ch + 24);
759 
760 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_160m[0], band,
761 			    RTW89_CHANNEL_WIDTH_160, ntx, RTW89_RS_MCS, ch - 16);
762 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_160m[1], band,
763 			    RTW89_CHANNEL_WIDTH_160, ntx, RTW89_RS_MCS, ch + 16);
764 
765 	fill_limit_nonbf_bf(rtwdev, &lmt->mcs_320m, band,
766 			    RTW89_CHANNEL_WIDTH_320, ntx, RTW89_RS_MCS, ch);
767 
768 	fill_limit_nonbf_bf_min(rtwdev, &lmt->mcs_40m_0p5, band,
769 				RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS,
770 				ch - 28, ch - 20);
771 	fill_limit_nonbf_bf_min(rtwdev, &lmt->mcs_40m_2p5, band,
772 				RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS,
773 				ch - 12, ch - 4);
774 	fill_limit_nonbf_bf_min(rtwdev, &lmt->mcs_40m_4p5, band,
775 				RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS,
776 				ch + 4, ch + 12);
777 	fill_limit_nonbf_bf_min(rtwdev, &lmt->mcs_40m_6p5, band,
778 				RTW89_CHANNEL_WIDTH_40, ntx, RTW89_RS_MCS,
779 				ch + 20, ch + 28);
780 }
781 
rtw89_phy_fill_limit_be(struct rtw89_dev * rtwdev,const struct rtw89_chan * chan,struct rtw89_txpwr_limit_be * lmt,u8 ntx)782 static void rtw89_phy_fill_limit_be(struct rtw89_dev *rtwdev,
783 				    const struct rtw89_chan *chan,
784 				    struct rtw89_txpwr_limit_be *lmt,
785 				    u8 ntx)
786 {
787 	u8 band = chan->band_type;
788 	u8 pri_ch = chan->primary_channel;
789 	u8 ch = chan->channel;
790 	u8 bw = chan->band_width;
791 
792 	memset(lmt, 0, sizeof(*lmt));
793 
794 	switch (bw) {
795 	case RTW89_CHANNEL_WIDTH_20:
796 		phy_fill_limit_20m_be(rtwdev, lmt, band, ntx, ch);
797 		break;
798 	case RTW89_CHANNEL_WIDTH_40:
799 		phy_fill_limit_40m_be(rtwdev, lmt, band, ntx, ch, pri_ch);
800 		break;
801 	case RTW89_CHANNEL_WIDTH_80:
802 		phy_fill_limit_80m_be(rtwdev, lmt, band, ntx, ch, pri_ch);
803 		break;
804 	case RTW89_CHANNEL_WIDTH_160:
805 		phy_fill_limit_160m_be(rtwdev, lmt, band, ntx, ch, pri_ch);
806 		break;
807 	case RTW89_CHANNEL_WIDTH_320:
808 		phy_fill_limit_320m_be(rtwdev, lmt, band, ntx, ch, pri_ch);
809 		break;
810 	}
811 }
812 
rtw89_phy_set_txpwr_limit_be(struct rtw89_dev * rtwdev,const struct rtw89_chan * chan,enum rtw89_phy_idx phy_idx)813 static void rtw89_phy_set_txpwr_limit_be(struct rtw89_dev *rtwdev,
814 					 const struct rtw89_chan *chan,
815 					 enum rtw89_phy_idx phy_idx)
816 {
817 	struct rtw89_txpwr_limit_be lmt;
818 	const s8 *ptr;
819 	u32 addr, val;
820 	u8 i, j;
821 
822 	BUILD_BUG_ON(sizeof(struct rtw89_txpwr_limit_be) !=
823 		     RTW89_TXPWR_LMT_PAGE_SIZE_BE);
824 
825 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
826 		    "[TXPWR] set txpwr limit on band %d bw %d\n",
827 		    chan->band_type, chan->band_width);
828 
829 	addr = R_BE_PWR_LMT;
830 	for (i = 0; i <= RTW89_NSS_2; i++) {
831 		rtw89_phy_fill_limit_be(rtwdev, chan, &lmt, i);
832 
833 		ptr = (s8 *)&lmt;
834 		for (j = 0; j < RTW89_TXPWR_LMT_PAGE_SIZE_BE;
835 		     j += 4, addr += 4, ptr += 4) {
836 			val = u32_encode_bits(ptr[0], GENMASK(7, 0)) |
837 			      u32_encode_bits(ptr[1], GENMASK(15, 8)) |
838 			      u32_encode_bits(ptr[2], GENMASK(23, 16)) |
839 			      u32_encode_bits(ptr[3], GENMASK(31, 24));
840 
841 			rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, val);
842 		}
843 	}
844 }
845 
fill_limit_ru_each(struct rtw89_dev * rtwdev,u8 index,struct rtw89_txpwr_limit_ru_be * lmt_ru,u8 band,u8 ntx,u8 ch)846 static void fill_limit_ru_each(struct rtw89_dev *rtwdev, u8 index,
847 			       struct rtw89_txpwr_limit_ru_be *lmt_ru,
848 			       u8 band, u8 ntx, u8 ch)
849 {
850 	lmt_ru->ru26[index] =
851 		rtw89_phy_read_txpwr_limit_ru(rtwdev, band, RTW89_RU26, ntx, ch);
852 	lmt_ru->ru52[index] =
853 		rtw89_phy_read_txpwr_limit_ru(rtwdev, band, RTW89_RU52, ntx, ch);
854 	lmt_ru->ru106[index] =
855 		rtw89_phy_read_txpwr_limit_ru(rtwdev, band, RTW89_RU106, ntx, ch);
856 	lmt_ru->ru52_26[index] =
857 		rtw89_phy_read_txpwr_limit_ru(rtwdev, band, RTW89_RU52_26, ntx, ch);
858 	lmt_ru->ru106_26[index] =
859 		rtw89_phy_read_txpwr_limit_ru(rtwdev, band, RTW89_RU106_26, ntx, ch);
860 }
861 
phy_fill_limit_ru_20m_be(struct rtw89_dev * rtwdev,struct rtw89_txpwr_limit_ru_be * lmt_ru,u8 band,u8 ntx,u8 ch)862 static void phy_fill_limit_ru_20m_be(struct rtw89_dev *rtwdev,
863 				     struct rtw89_txpwr_limit_ru_be *lmt_ru,
864 				     u8 band, u8 ntx, u8 ch)
865 {
866 	fill_limit_ru_each(rtwdev, 0, lmt_ru, band, ntx, ch);
867 }
868 
phy_fill_limit_ru_40m_be(struct rtw89_dev * rtwdev,struct rtw89_txpwr_limit_ru_be * lmt_ru,u8 band,u8 ntx,u8 ch)869 static void phy_fill_limit_ru_40m_be(struct rtw89_dev *rtwdev,
870 				     struct rtw89_txpwr_limit_ru_be *lmt_ru,
871 				     u8 band, u8 ntx, u8 ch)
872 {
873 	fill_limit_ru_each(rtwdev, 0, lmt_ru, band, ntx, ch - 2);
874 	fill_limit_ru_each(rtwdev, 1, lmt_ru, band, ntx, ch + 2);
875 }
876 
phy_fill_limit_ru_80m_be(struct rtw89_dev * rtwdev,struct rtw89_txpwr_limit_ru_be * lmt_ru,u8 band,u8 ntx,u8 ch)877 static void phy_fill_limit_ru_80m_be(struct rtw89_dev *rtwdev,
878 				     struct rtw89_txpwr_limit_ru_be *lmt_ru,
879 				     u8 band, u8 ntx, u8 ch)
880 {
881 	fill_limit_ru_each(rtwdev, 0, lmt_ru, band, ntx, ch - 6);
882 	fill_limit_ru_each(rtwdev, 1, lmt_ru, band, ntx, ch - 2);
883 	fill_limit_ru_each(rtwdev, 2, lmt_ru, band, ntx, ch + 2);
884 	fill_limit_ru_each(rtwdev, 3, lmt_ru, band, ntx, ch + 6);
885 }
886 
phy_fill_limit_ru_160m_be(struct rtw89_dev * rtwdev,struct rtw89_txpwr_limit_ru_be * lmt_ru,u8 band,u8 ntx,u8 ch)887 static void phy_fill_limit_ru_160m_be(struct rtw89_dev *rtwdev,
888 				      struct rtw89_txpwr_limit_ru_be *lmt_ru,
889 				      u8 band, u8 ntx, u8 ch)
890 {
891 	fill_limit_ru_each(rtwdev, 0, lmt_ru, band, ntx, ch - 14);
892 	fill_limit_ru_each(rtwdev, 1, lmt_ru, band, ntx, ch - 10);
893 	fill_limit_ru_each(rtwdev, 2, lmt_ru, band, ntx, ch - 6);
894 	fill_limit_ru_each(rtwdev, 3, lmt_ru, band, ntx, ch - 2);
895 	fill_limit_ru_each(rtwdev, 4, lmt_ru, band, ntx, ch + 2);
896 	fill_limit_ru_each(rtwdev, 5, lmt_ru, band, ntx, ch + 6);
897 	fill_limit_ru_each(rtwdev, 6, lmt_ru, band, ntx, ch + 10);
898 	fill_limit_ru_each(rtwdev, 7, lmt_ru, band, ntx, ch + 14);
899 }
900 
phy_fill_limit_ru_320m_be(struct rtw89_dev * rtwdev,struct rtw89_txpwr_limit_ru_be * lmt_ru,u8 band,u8 ntx,u8 ch)901 static void phy_fill_limit_ru_320m_be(struct rtw89_dev *rtwdev,
902 				      struct rtw89_txpwr_limit_ru_be *lmt_ru,
903 				      u8 band, u8 ntx, u8 ch)
904 {
905 	fill_limit_ru_each(rtwdev, 0, lmt_ru, band, ntx, ch - 30);
906 	fill_limit_ru_each(rtwdev, 1, lmt_ru, band, ntx, ch - 26);
907 	fill_limit_ru_each(rtwdev, 2, lmt_ru, band, ntx, ch - 22);
908 	fill_limit_ru_each(rtwdev, 3, lmt_ru, band, ntx, ch - 18);
909 	fill_limit_ru_each(rtwdev, 4, lmt_ru, band, ntx, ch - 14);
910 	fill_limit_ru_each(rtwdev, 5, lmt_ru, band, ntx, ch - 10);
911 	fill_limit_ru_each(rtwdev, 6, lmt_ru, band, ntx, ch - 6);
912 	fill_limit_ru_each(rtwdev, 7, lmt_ru, band, ntx, ch - 2);
913 	fill_limit_ru_each(rtwdev, 8, lmt_ru, band, ntx, ch + 2);
914 	fill_limit_ru_each(rtwdev, 9, lmt_ru, band, ntx, ch + 6);
915 	fill_limit_ru_each(rtwdev, 10, lmt_ru, band, ntx, ch + 10);
916 	fill_limit_ru_each(rtwdev, 11, lmt_ru, band, ntx, ch + 14);
917 	fill_limit_ru_each(rtwdev, 12, lmt_ru, band, ntx, ch + 18);
918 	fill_limit_ru_each(rtwdev, 13, lmt_ru, band, ntx, ch + 22);
919 	fill_limit_ru_each(rtwdev, 14, lmt_ru, band, ntx, ch + 26);
920 	fill_limit_ru_each(rtwdev, 15, lmt_ru, band, ntx, ch + 30);
921 }
922 
rtw89_phy_fill_limit_ru_be(struct rtw89_dev * rtwdev,const struct rtw89_chan * chan,struct rtw89_txpwr_limit_ru_be * lmt_ru,u8 ntx)923 static void rtw89_phy_fill_limit_ru_be(struct rtw89_dev *rtwdev,
924 				       const struct rtw89_chan *chan,
925 				       struct rtw89_txpwr_limit_ru_be *lmt_ru,
926 				       u8 ntx)
927 {
928 	u8 band = chan->band_type;
929 	u8 ch = chan->channel;
930 	u8 bw = chan->band_width;
931 
932 	memset(lmt_ru, 0, sizeof(*lmt_ru));
933 
934 	switch (bw) {
935 	case RTW89_CHANNEL_WIDTH_20:
936 		phy_fill_limit_ru_20m_be(rtwdev, lmt_ru, band, ntx, ch);
937 		break;
938 	case RTW89_CHANNEL_WIDTH_40:
939 		phy_fill_limit_ru_40m_be(rtwdev, lmt_ru, band, ntx, ch);
940 		break;
941 	case RTW89_CHANNEL_WIDTH_80:
942 		phy_fill_limit_ru_80m_be(rtwdev, lmt_ru, band, ntx, ch);
943 		break;
944 	case RTW89_CHANNEL_WIDTH_160:
945 		phy_fill_limit_ru_160m_be(rtwdev, lmt_ru, band, ntx, ch);
946 		break;
947 	case RTW89_CHANNEL_WIDTH_320:
948 		phy_fill_limit_ru_320m_be(rtwdev, lmt_ru, band, ntx, ch);
949 		break;
950 	}
951 }
952 
rtw89_phy_set_txpwr_limit_ru_be(struct rtw89_dev * rtwdev,const struct rtw89_chan * chan,enum rtw89_phy_idx phy_idx)953 static void rtw89_phy_set_txpwr_limit_ru_be(struct rtw89_dev *rtwdev,
954 					    const struct rtw89_chan *chan,
955 					    enum rtw89_phy_idx phy_idx)
956 {
957 	struct rtw89_txpwr_limit_ru_be lmt_ru;
958 	const s8 *ptr;
959 	u32 addr, val;
960 	u8 i, j;
961 
962 	BUILD_BUG_ON(sizeof(struct rtw89_txpwr_limit_ru_be) !=
963 		     RTW89_TXPWR_LMT_RU_PAGE_SIZE_BE);
964 
965 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
966 		    "[TXPWR] set txpwr limit ru on band %d bw %d\n",
967 		    chan->band_type, chan->band_width);
968 
969 	addr = R_BE_PWR_RU_LMT;
970 	for (i = 0; i <= RTW89_NSS_2; i++) {
971 		rtw89_phy_fill_limit_ru_be(rtwdev, chan, &lmt_ru, i);
972 
973 		ptr = (s8 *)&lmt_ru;
974 		for (j = 0; j < RTW89_TXPWR_LMT_RU_PAGE_SIZE_BE;
975 		     j += 4, addr += 4, ptr += 4) {
976 			val = u32_encode_bits(ptr[0], GENMASK(7, 0)) |
977 			      u32_encode_bits(ptr[1], GENMASK(15, 8)) |
978 			      u32_encode_bits(ptr[2], GENMASK(23, 16)) |
979 			      u32_encode_bits(ptr[3], GENMASK(31, 24));
980 
981 			rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, val);
982 		}
983 	}
984 }
985 
986 const struct rtw89_phy_gen_def rtw89_phy_gen_be = {
987 	.cr_base = 0x20000,
988 	.ccx = &rtw89_ccx_regs_be,
989 	.physts = &rtw89_physts_regs_be,
990 	.cfo = &rtw89_cfo_regs_be,
991 	.phy0_phy1_offset = rtw89_phy0_phy1_offset_be,
992 	.config_bb_gain = rtw89_phy_config_bb_gain_be,
993 	.preinit_rf_nctl = rtw89_phy_preinit_rf_nctl_be,
994 	.bb_wrap_init = rtw89_phy_bb_wrap_init_be,
995 	.ch_info_init = rtw89_phy_ch_info_init_be,
996 
997 	.set_txpwr_byrate = rtw89_phy_set_txpwr_byrate_be,
998 	.set_txpwr_offset = rtw89_phy_set_txpwr_offset_be,
999 	.set_txpwr_limit = rtw89_phy_set_txpwr_limit_be,
1000 	.set_txpwr_limit_ru = rtw89_phy_set_txpwr_limit_ru_be,
1001 };
1002 EXPORT_SYMBOL(rtw89_phy_gen_be);
1003