1 /*- 2 * SPDX-License-Identifier: BSD-2-Clause 3 * 4 * Copyright (c) 2003 Sam Leffler, Errno Consulting 5 * Copyright (c) 2003 Global Technology Associates, Inc. 6 * All rights reserved. 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 1. Redistributions of source code must retain the above copyright 12 * notice, this list of conditions and the following disclaimer. 13 * 2. Redistributions in binary form must reproduce the above copyright 14 * notice, this list of conditions and the following disclaimer in the 15 * documentation and/or other materials provided with the distribution. 16 * 17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27 * SUCH DAMAGE. 28 */ 29 #ifndef _SAFE_SAFEVAR_H_ 30 #define _SAFE_SAFEVAR_H_ 31 32 /* Maximum queue length */ 33 #ifndef SAFE_MAX_NQUEUE 34 #define SAFE_MAX_NQUEUE 60 35 #endif 36 37 #define SAFE_MAX_PART 64 /* Maximum scatter/gather depth */ 38 #define SAFE_DMA_BOUNDARY 0 /* No boundary for source DMA ops */ 39 #define SAFE_MAX_DSIZE MCLBYTES /* Fixed scatter particle size */ 40 #define SAFE_MAX_SSIZE 0x0ffff /* Maximum gather particle size */ 41 #define SAFE_MAX_DMA 0xfffff /* Maximum PE operand size (20 bits) */ 42 /* total src+dst particle descriptors */ 43 #define SAFE_TOTAL_DPART (SAFE_MAX_NQUEUE * SAFE_MAX_PART) 44 #define SAFE_TOTAL_SPART (SAFE_MAX_NQUEUE * SAFE_MAX_PART) 45 46 #define SAFE_RNG_MAXBUFSIZ 128 /* 32-bit words */ 47 48 #define SAFE_DEF_RTY 0xff /* PCI Retry Timeout */ 49 #define SAFE_DEF_TOUT 0xff /* PCI TRDY Timeout */ 50 #define SAFE_DEF_CACHELINE 0x01 /* Cache Line setting */ 51 52 #ifdef _KERNEL 53 /* 54 * State associated with the allocation of each chunk 55 * of memory setup for DMA. 56 */ 57 struct safe_dma_alloc { 58 u_int32_t dma_paddr; /* physical address */ 59 caddr_t dma_vaddr; /* virtual address */ 60 bus_dma_tag_t dma_tag; /* bus dma tag used */ 61 bus_dmamap_t dma_map; /* associated map */ 62 bus_dma_segment_t dma_seg; 63 bus_size_t dma_size; /* mapped memory size (bytes) */ 64 int dma_nseg; /* number of segments */ 65 }; 66 67 /* 68 * Cryptographic operand state. One of these exists for each 69 * source and destination operand passed in from the crypto 70 * subsystem. When possible source and destination operands 71 * refer to the same memory. More often they are distinct. 72 * We track the virtual address of each operand as well as 73 * where each is mapped for DMA. 74 */ 75 struct safe_operand { 76 bus_dmamap_t map; 77 bus_size_t mapsize; 78 int nsegs; 79 bus_dma_segment_t segs[SAFE_MAX_PART]; 80 }; 81 82 /* 83 * Packet engine ring entry and cryptographic operation state. 84 * The packet engine requires a ring of descriptors that contain 85 * pointers to various cryptographic state. However the ring 86 * configuration register allows you to specify an arbitrary size 87 * for ring entries. We use this feature to collect most of the 88 * state for each cryptographic request into one spot. Other than 89 * ring entries only the ``particle descriptors'' (scatter/gather 90 * lists) and the actual operand data are kept separate. The 91 * particle descriptors must also be organized in rings. The 92 * operand data can be located aribtrarily (modulo alignment constraints). 93 * 94 * Note that the descriptor ring is mapped onto the PCI bus so 95 * the hardware can DMA data. This means the entire ring must be 96 * contiguous. 97 */ 98 struct safe_ringentry { 99 struct safe_desc re_desc; /* command descriptor */ 100 struct safe_sarec re_sa; /* SA record */ 101 struct safe_sastate re_sastate; /* SA state record */ 102 struct cryptop *re_crp; /* crypto operation */ 103 104 struct safe_operand re_src; /* source operand */ 105 struct safe_operand re_dst; /* destination operand */ 106 struct mbuf *re_dst_m; 107 108 int unused; 109 int re_flags; 110 #define SAFE_QFLAGS_COPYOUTICV 0x2 /* copy back on completion */ 111 }; 112 113 #define re_src_map re_src.map 114 #define re_src_nsegs re_src.nsegs 115 #define re_src_segs re_src.segs 116 #define re_src_mapsize re_src.mapsize 117 118 #define re_dst_map re_dst.map 119 #define re_dst_nsegs re_dst.nsegs 120 #define re_dst_segs re_dst.segs 121 #define re_dst_mapsize re_dst.mapsize 122 123 struct rndstate_test; 124 125 struct safe_session { 126 u_int32_t ses_klen; /* key length in bits */ 127 u_int32_t ses_key[8]; /* DES/3DES/AES key */ 128 u_int32_t ses_mlen; /* hmac length in bytes */ 129 u_int32_t ses_hminner[5]; /* hmac inner state */ 130 u_int32_t ses_hmouter[5]; /* hmac outer state */ 131 }; 132 133 struct safe_softc { 134 device_t sc_dev; /* device backpointer */ 135 struct resource *sc_irq; 136 void *sc_ih; /* interrupt handler cookie */ 137 bus_space_handle_t sc_sh; /* memory handle */ 138 bus_space_tag_t sc_st; /* memory tag */ 139 struct resource *sc_sr; /* memory resource */ 140 bus_dma_tag_t sc_srcdmat; /* source dma tag */ 141 bus_dma_tag_t sc_dstdmat; /* destination dma tag */ 142 u_int sc_chiprev; /* major/minor chip revision */ 143 int sc_flags; /* device specific flags */ 144 #define SAFE_FLAGS_KEY 0x01 /* has key accelerator */ 145 #define SAFE_FLAGS_RNG 0x02 /* hardware rng */ 146 int sc_suspended; 147 int sc_needwakeup; /* notify crypto layer */ 148 int32_t sc_cid; /* crypto tag */ 149 uint32_t sc_devinfo; 150 struct safe_dma_alloc sc_ringalloc; /* PE ring allocation state */ 151 struct safe_ringentry *sc_ring; /* PE ring */ 152 struct safe_ringentry *sc_ringtop; /* PE ring top */ 153 struct safe_ringentry *sc_front; /* next free entry */ 154 struct safe_ringentry *sc_back; /* next pending entry */ 155 int sc_nqchip; /* # passed to chip */ 156 struct mtx sc_ringmtx; /* PE ring lock */ 157 struct safe_pdesc *sc_spring; /* src particle ring */ 158 struct safe_pdesc *sc_springtop; /* src particle ring top */ 159 struct safe_pdesc *sc_spfree; /* next free src particle */ 160 struct safe_dma_alloc sc_spalloc; /* src particle ring state */ 161 struct safe_pdesc *sc_dpring; /* dest particle ring */ 162 struct safe_pdesc *sc_dpringtop; /* dest particle ring top */ 163 struct safe_pdesc *sc_dpfree; /* next free dest particle */ 164 struct safe_dma_alloc sc_dpalloc; /* dst particle ring state */ 165 166 struct callout sc_rngto; /* rng timeout */ 167 struct rndtest_state *sc_rndtest; /* RNG test state */ 168 void (*sc_harvest)(struct rndtest_state *, 169 void *, u_int); 170 }; 171 #endif /* _KERNEL */ 172 173 struct safe_stats { 174 u_int64_t st_ibytes; 175 u_int64_t st_obytes; 176 u_int32_t st_ipackets; 177 u_int32_t st_opackets; 178 u_int32_t st_invalid; /* invalid argument */ 179 u_int32_t st_badsession; /* invalid session id */ 180 u_int32_t st_badflags; /* flags indicate !(mbuf | uio) */ 181 u_int32_t st_nodesc; /* op submitted w/o descriptors */ 182 u_int32_t st_badalg; /* unsupported algorithm */ 183 u_int32_t st_ringfull; /* PE descriptor ring full */ 184 u_int32_t st_peoperr; /* PE marked error */ 185 u_int32_t st_dmaerr; /* PE DMA error */ 186 u_int32_t st_bypasstoobig; /* bypass > 96 bytes */ 187 u_int32_t st_skipmismatch; /* enc part begins before auth part */ 188 u_int32_t st_lenmismatch; /* enc length different auth length */ 189 u_int32_t st_coffmisaligned; /* crypto offset not 32-bit aligned */ 190 u_int32_t st_cofftoobig; /* crypto offset > 255 words */ 191 u_int32_t st_iovmisaligned; /* iov op not aligned */ 192 u_int32_t st_iovnotuniform; /* iov op not suitable */ 193 u_int32_t st_unaligned; /* unaligned src caused copy */ 194 u_int32_t st_notuniform; /* non-uniform src caused copy */ 195 u_int32_t st_nomap; /* bus_dmamap_create failed */ 196 u_int32_t st_noload; /* bus_dmamap_load_* failed */ 197 u_int32_t st_nombuf; /* MGET* failed */ 198 u_int32_t st_nomcl; /* MCLGET* failed */ 199 u_int32_t st_maxqchip; /* max mcr1 ops out for processing */ 200 u_int32_t st_rng; /* RNG requests */ 201 u_int32_t st_rngalarm; /* RNG alarm requests */ 202 u_int32_t st_noicvcopy; /* ICV data copies suppressed */ 203 }; 204 #endif /* _SAFE_SAFEVAR_H_ */ 205