1 /*-
2 * SPDX-License-Identifier: BSD-3-Clause
3 *
4 * Copyright (c) 1994,1995 Stefan Esser, Wolfgang StanglMeier
5 * Copyright (c) 2000 Michael Smith <msmith@freebsd.org>
6 * Copyright (c) 2000 BSDi
7 * All rights reserved.
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions and the following disclaimer.
14 * 2. Redistributions in binary form must reproduce the above copyright
15 * notice, this list of conditions and the following disclaimer in the
16 * documentation and/or other materials provided with the distribution.
17 * 3. The name of the author may not be used to endorse or promote products
18 * derived from this software without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
24 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
30 * SUCH DAMAGE.
31 */
32
33 #include <sys/cdefs.h>
34 /*
35 * PCI:PCI bridge support.
36 */
37
38 #include "opt_pci.h"
39
40 #include <sys/param.h>
41 #include <sys/bus.h>
42 #include <sys/kernel.h>
43 #include <sys/lock.h>
44 #include <sys/malloc.h>
45 #include <sys/module.h>
46 #include <sys/mutex.h>
47 #include <sys/pciio.h>
48 #include <sys/rman.h>
49 #include <sys/sysctl.h>
50 #include <sys/systm.h>
51 #include <sys/taskqueue.h>
52
53 #include <dev/pci/pcivar.h>
54 #include <dev/pci/pcireg.h>
55 #include <dev/pci/pci_private.h>
56 #include <dev/pci/pcib_private.h>
57
58 #include "pcib_if.h"
59
60 static int pcib_probe(device_t dev);
61 static int pcib_resume(device_t dev);
62
63 static bus_child_present_t pcib_child_present;
64 static bus_alloc_resource_t pcib_alloc_resource;
65 static bus_adjust_resource_t pcib_adjust_resource;
66 static bus_release_resource_t pcib_release_resource;
67 static bus_activate_resource_t pcib_activate_resource;
68 static bus_deactivate_resource_t pcib_deactivate_resource;
69 static bus_map_resource_t pcib_map_resource;
70 static bus_unmap_resource_t pcib_unmap_resource;
71 static int pcib_reset_child(device_t dev, device_t child, int flags);
72
73 static int pcib_power_for_sleep(device_t pcib, device_t dev,
74 int *pstate);
75 static int pcib_ari_get_id(device_t pcib, device_t dev,
76 enum pci_id_type type, uintptr_t *id);
77 static uint32_t pcib_read_config(device_t dev, u_int b, u_int s,
78 u_int f, u_int reg, int width);
79 static void pcib_write_config(device_t dev, u_int b, u_int s,
80 u_int f, u_int reg, uint32_t val, int width);
81 static int pcib_ari_maxslots(device_t dev);
82 static int pcib_ari_maxfuncs(device_t dev);
83 static int pcib_try_enable_ari(device_t pcib, device_t dev);
84 static int pcib_ari_enabled(device_t pcib);
85 static void pcib_ari_decode_rid(device_t pcib, uint16_t rid,
86 int *bus, int *slot, int *func);
87 #ifdef PCI_HP
88 static void pcib_pcie_ab_timeout(void *arg, int pending);
89 static void pcib_pcie_cc_timeout(void *arg, int pending);
90 static void pcib_pcie_dll_timeout(void *arg, int pending);
91 #endif
92 static int pcib_request_feature_default(device_t pcib, device_t dev,
93 enum pci_feature feature);
94
95 static device_method_t pcib_methods[] = {
96 /* Device interface */
97 DEVMETHOD(device_probe, pcib_probe),
98 DEVMETHOD(device_attach, pcib_attach),
99 DEVMETHOD(device_detach, pcib_detach),
100 DEVMETHOD(device_shutdown, bus_generic_shutdown),
101 DEVMETHOD(device_suspend, bus_generic_suspend),
102 DEVMETHOD(device_resume, pcib_resume),
103
104 /* Bus interface */
105 DEVMETHOD(bus_child_present, pcib_child_present),
106 DEVMETHOD(bus_read_ivar, pcib_read_ivar),
107 DEVMETHOD(bus_write_ivar, pcib_write_ivar),
108 DEVMETHOD(bus_alloc_resource, pcib_alloc_resource),
109 DEVMETHOD(bus_adjust_resource, pcib_adjust_resource),
110 DEVMETHOD(bus_release_resource, pcib_release_resource),
111 DEVMETHOD(bus_activate_resource, pcib_activate_resource),
112 DEVMETHOD(bus_deactivate_resource, pcib_deactivate_resource),
113 DEVMETHOD(bus_map_resource, pcib_map_resource),
114 DEVMETHOD(bus_unmap_resource, pcib_unmap_resource),
115 DEVMETHOD(bus_setup_intr, bus_generic_setup_intr),
116 DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr),
117 DEVMETHOD(bus_reset_child, pcib_reset_child),
118
119 /* pcib interface */
120 DEVMETHOD(pcib_maxslots, pcib_ari_maxslots),
121 DEVMETHOD(pcib_maxfuncs, pcib_ari_maxfuncs),
122 DEVMETHOD(pcib_read_config, pcib_read_config),
123 DEVMETHOD(pcib_write_config, pcib_write_config),
124 DEVMETHOD(pcib_route_interrupt, pcib_route_interrupt),
125 DEVMETHOD(pcib_alloc_msi, pcib_alloc_msi),
126 DEVMETHOD(pcib_release_msi, pcib_release_msi),
127 DEVMETHOD(pcib_alloc_msix, pcib_alloc_msix),
128 DEVMETHOD(pcib_release_msix, pcib_release_msix),
129 DEVMETHOD(pcib_map_msi, pcib_map_msi),
130 DEVMETHOD(pcib_power_for_sleep, pcib_power_for_sleep),
131 DEVMETHOD(pcib_get_id, pcib_ari_get_id),
132 DEVMETHOD(pcib_try_enable_ari, pcib_try_enable_ari),
133 DEVMETHOD(pcib_ari_enabled, pcib_ari_enabled),
134 DEVMETHOD(pcib_decode_rid, pcib_ari_decode_rid),
135 DEVMETHOD(pcib_request_feature, pcib_request_feature_default),
136
137 DEVMETHOD_END
138 };
139
140 DEFINE_CLASS_0(pcib, pcib_driver, pcib_methods, sizeof(struct pcib_softc));
141 EARLY_DRIVER_MODULE(pcib, pci, pcib_driver, NULL, NULL, BUS_PASS_BUS);
142
143 SYSCTL_DECL(_hw_pci);
144
145 static int pci_clear_pcib;
146 SYSCTL_INT(_hw_pci, OID_AUTO, clear_pcib, CTLFLAG_RDTUN, &pci_clear_pcib, 0,
147 "Clear firmware-assigned resources for PCI-PCI bridge I/O windows.");
148
149 /*
150 * Get the corresponding window if this resource from a child device was
151 * sub-allocated from one of our window resource managers.
152 */
153 static struct pcib_window *
pcib_get_resource_window(struct pcib_softc * sc,struct resource * r)154 pcib_get_resource_window(struct pcib_softc *sc, struct resource *r)
155 {
156 switch (rman_get_type(r)) {
157 case SYS_RES_IOPORT:
158 if (rman_is_region_manager(r, &sc->io.rman))
159 return (&sc->io);
160 break;
161 case SYS_RES_MEMORY:
162 /* Prefetchable resources may live in either memory rman. */
163 if (rman_get_flags(r) & RF_PREFETCHABLE &&
164 rman_is_region_manager(r, &sc->pmem.rman))
165 return (&sc->pmem);
166 if (rman_is_region_manager(r, &sc->mem.rman))
167 return (&sc->mem);
168 break;
169 }
170 return (NULL);
171 }
172
173 /*
174 * Is a resource from a child device sub-allocated from one of our
175 * resource managers?
176 */
177 static int
pcib_is_resource_managed(struct pcib_softc * sc,struct resource * r)178 pcib_is_resource_managed(struct pcib_softc *sc, struct resource *r)
179 {
180
181 if (rman_get_type(r) == PCI_RES_BUS)
182 return (rman_is_region_manager(r, &sc->bus.rman));
183 return (pcib_get_resource_window(sc, r) != NULL);
184 }
185
186 static int
pcib_is_window_open(struct pcib_window * pw)187 pcib_is_window_open(struct pcib_window *pw)
188 {
189
190 return (pw->valid && pw->base < pw->limit);
191 }
192
193 /*
194 * XXX: If RF_ACTIVE did not also imply allocating a bus space tag and
195 * handle for the resource, we could pass RF_ACTIVE up to the PCI bus
196 * when allocating the resource windows and rely on the PCI bus driver
197 * to do this for us.
198 */
199 static void
pcib_activate_window(struct pcib_softc * sc,int type)200 pcib_activate_window(struct pcib_softc *sc, int type)
201 {
202
203 PCI_ENABLE_IO(device_get_parent(sc->dev), sc->dev, type);
204 }
205
206 static void
pcib_write_windows(struct pcib_softc * sc,int mask)207 pcib_write_windows(struct pcib_softc *sc, int mask)
208 {
209 device_t dev;
210 uint32_t val;
211
212 dev = sc->dev;
213 if (sc->io.valid && mask & WIN_IO) {
214 val = pci_read_config(dev, PCIR_IOBASEL_1, 1);
215 if ((val & PCIM_BRIO_MASK) == PCIM_BRIO_32) {
216 pci_write_config(dev, PCIR_IOBASEH_1,
217 sc->io.base >> 16, 2);
218 pci_write_config(dev, PCIR_IOLIMITH_1,
219 sc->io.limit >> 16, 2);
220 }
221 pci_write_config(dev, PCIR_IOBASEL_1, sc->io.base >> 8, 1);
222 pci_write_config(dev, PCIR_IOLIMITL_1, sc->io.limit >> 8, 1);
223 }
224
225 if (mask & WIN_MEM) {
226 pci_write_config(dev, PCIR_MEMBASE_1, sc->mem.base >> 16, 2);
227 pci_write_config(dev, PCIR_MEMLIMIT_1, sc->mem.limit >> 16, 2);
228 }
229
230 if (sc->pmem.valid && mask & WIN_PMEM) {
231 val = pci_read_config(dev, PCIR_PMBASEL_1, 2);
232 if ((val & PCIM_BRPM_MASK) == PCIM_BRPM_64) {
233 pci_write_config(dev, PCIR_PMBASEH_1,
234 sc->pmem.base >> 32, 4);
235 pci_write_config(dev, PCIR_PMLIMITH_1,
236 sc->pmem.limit >> 32, 4);
237 }
238 pci_write_config(dev, PCIR_PMBASEL_1, sc->pmem.base >> 16, 2);
239 pci_write_config(dev, PCIR_PMLIMITL_1, sc->pmem.limit >> 16, 2);
240 }
241 }
242
243 /*
244 * This is used to reject I/O port allocations that conflict with an
245 * ISA alias range.
246 */
247 static int
pcib_is_isa_range(struct pcib_softc * sc,rman_res_t start,rman_res_t end,rman_res_t count)248 pcib_is_isa_range(struct pcib_softc *sc, rman_res_t start, rman_res_t end,
249 rman_res_t count)
250 {
251 rman_res_t next_alias;
252
253 if (!(sc->bridgectl & PCIB_BCR_ISA_ENABLE))
254 return (0);
255
256 /* Only check fixed ranges for overlap. */
257 if (start + count - 1 != end)
258 return (0);
259
260 /* ISA aliases are only in the lower 64KB of I/O space. */
261 if (start >= 65536)
262 return (0);
263
264 /* Check for overlap with 0x000 - 0x0ff as a special case. */
265 if (start < 0x100)
266 goto alias;
267
268 /*
269 * If the start address is an alias, the range is an alias.
270 * Otherwise, compute the start of the next alias range and
271 * check if it is before the end of the candidate range.
272 */
273 if ((start & 0x300) != 0)
274 goto alias;
275 next_alias = (start & ~0x3fful) | 0x100;
276 if (next_alias <= end)
277 goto alias;
278 return (0);
279
280 alias:
281 if (bootverbose)
282 device_printf(sc->dev,
283 "I/O range %#jx-%#jx overlaps with an ISA alias\n", start,
284 end);
285 return (1);
286 }
287
288 static void
pcib_add_window_resources(struct pcib_window * w,struct resource ** res,int count)289 pcib_add_window_resources(struct pcib_window *w, struct resource **res,
290 int count)
291 {
292 struct resource **newarray;
293 int error, i;
294
295 newarray = malloc(sizeof(struct resource *) * (w->count + count),
296 M_DEVBUF, M_WAITOK);
297 if (w->res != NULL)
298 bcopy(w->res, newarray, sizeof(struct resource *) * w->count);
299 bcopy(res, newarray + w->count, sizeof(struct resource *) * count);
300 free(w->res, M_DEVBUF);
301 w->res = newarray;
302 w->count += count;
303
304 for (i = 0; i < count; i++) {
305 error = rman_manage_region(&w->rman, rman_get_start(res[i]),
306 rman_get_end(res[i]));
307 if (error)
308 panic("Failed to add resource to rman");
309 }
310 }
311
312 typedef void (nonisa_callback)(rman_res_t start, rman_res_t end, void *arg);
313
314 static void
pcib_walk_nonisa_ranges(rman_res_t start,rman_res_t end,nonisa_callback * cb,void * arg)315 pcib_walk_nonisa_ranges(rman_res_t start, rman_res_t end, nonisa_callback *cb,
316 void *arg)
317 {
318 rman_res_t next_end;
319
320 /*
321 * If start is within an ISA alias range, move up to the start
322 * of the next non-alias range. As a special case, addresses
323 * in the range 0x000 - 0x0ff should also be skipped since
324 * those are used for various system I/O devices in ISA
325 * systems.
326 */
327 if (start <= 65535) {
328 if (start < 0x100 || (start & 0x300) != 0) {
329 start &= ~0x3ff;
330 start += 0x400;
331 }
332 }
333
334 /* ISA aliases are only in the lower 64KB of I/O space. */
335 while (start <= MIN(end, 65535)) {
336 next_end = MIN(start | 0xff, end);
337 cb(start, next_end, arg);
338 start += 0x400;
339 }
340
341 if (start <= end)
342 cb(start, end, arg);
343 }
344
345 static void
count_ranges(rman_res_t start,rman_res_t end,void * arg)346 count_ranges(rman_res_t start, rman_res_t end, void *arg)
347 {
348 int *countp;
349
350 countp = arg;
351 (*countp)++;
352 }
353
354 struct alloc_state {
355 struct resource **res;
356 struct pcib_softc *sc;
357 int count, error;
358 };
359
360 static void
alloc_ranges(rman_res_t start,rman_res_t end,void * arg)361 alloc_ranges(rman_res_t start, rman_res_t end, void *arg)
362 {
363 struct alloc_state *as;
364 struct pcib_window *w;
365 int rid;
366
367 as = arg;
368 if (as->error != 0)
369 return;
370
371 w = &as->sc->io;
372 rid = w->reg;
373 if (bootverbose)
374 device_printf(as->sc->dev,
375 "allocating non-ISA range %#jx-%#jx\n", start, end);
376 as->res[as->count] = bus_alloc_resource(as->sc->dev, SYS_RES_IOPORT,
377 &rid, start, end, end - start + 1, RF_ACTIVE | RF_UNMAPPED);
378 if (as->res[as->count] == NULL)
379 as->error = ENXIO;
380 else
381 as->count++;
382 }
383
384 static int
pcib_alloc_nonisa_ranges(struct pcib_softc * sc,rman_res_t start,rman_res_t end)385 pcib_alloc_nonisa_ranges(struct pcib_softc *sc, rman_res_t start, rman_res_t end)
386 {
387 struct alloc_state as;
388 int i, new_count;
389
390 /* First, see how many ranges we need. */
391 new_count = 0;
392 pcib_walk_nonisa_ranges(start, end, count_ranges, &new_count);
393
394 /* Second, allocate the ranges. */
395 as.res = malloc(sizeof(struct resource *) * new_count, M_DEVBUF,
396 M_WAITOK);
397 as.sc = sc;
398 as.count = 0;
399 as.error = 0;
400 pcib_walk_nonisa_ranges(start, end, alloc_ranges, &as);
401 if (as.error != 0) {
402 for (i = 0; i < as.count; i++)
403 bus_release_resource(sc->dev, SYS_RES_IOPORT,
404 sc->io.reg, as.res[i]);
405 free(as.res, M_DEVBUF);
406 return (as.error);
407 }
408 KASSERT(as.count == new_count, ("%s: count mismatch", __func__));
409
410 /* Third, add the ranges to the window. */
411 pcib_add_window_resources(&sc->io, as.res, as.count);
412 free(as.res, M_DEVBUF);
413 return (0);
414 }
415
416 static void
pcib_alloc_window(struct pcib_softc * sc,struct pcib_window * w,int type,int flags,pci_addr_t max_address)417 pcib_alloc_window(struct pcib_softc *sc, struct pcib_window *w, int type,
418 int flags, pci_addr_t max_address)
419 {
420 struct resource *res;
421 char buf[64];
422 int error, rid;
423
424 if (max_address != (rman_res_t)max_address)
425 max_address = ~0;
426 w->rman.rm_start = 0;
427 w->rman.rm_end = max_address;
428 w->rman.rm_type = RMAN_ARRAY;
429 snprintf(buf, sizeof(buf), "%s %s window",
430 device_get_nameunit(sc->dev), w->name);
431 w->rman.rm_descr = strdup(buf, M_DEVBUF);
432 error = rman_init(&w->rman);
433 if (error)
434 panic("Failed to initialize %s %s rman",
435 device_get_nameunit(sc->dev), w->name);
436
437 if (!pcib_is_window_open(w))
438 return;
439
440 if (w->base > max_address || w->limit > max_address) {
441 device_printf(sc->dev,
442 "initial %s window has too many bits, ignoring\n", w->name);
443 return;
444 }
445 if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE)
446 (void)pcib_alloc_nonisa_ranges(sc, w->base, w->limit);
447 else {
448 rid = w->reg;
449 res = bus_alloc_resource(sc->dev, type, &rid, w->base, w->limit,
450 w->limit - w->base + 1, flags | RF_ACTIVE | RF_UNMAPPED);
451 if (res != NULL)
452 pcib_add_window_resources(w, &res, 1);
453 }
454 if (w->res == NULL) {
455 device_printf(sc->dev,
456 "failed to allocate initial %s window: %#jx-%#jx\n",
457 w->name, (uintmax_t)w->base, (uintmax_t)w->limit);
458 w->base = max_address;
459 w->limit = 0;
460 pcib_write_windows(sc, w->mask);
461 return;
462 }
463 pcib_activate_window(sc, type);
464 }
465
466 /*
467 * Initialize I/O windows.
468 */
469 static void
pcib_probe_windows(struct pcib_softc * sc)470 pcib_probe_windows(struct pcib_softc *sc)
471 {
472 pci_addr_t max;
473 device_t dev;
474 uint32_t val;
475
476 dev = sc->dev;
477
478 if (pci_clear_pcib) {
479 pcib_bridge_init(dev);
480 }
481
482 /* Determine if the I/O port window is implemented. */
483 val = pci_read_config(dev, PCIR_IOBASEL_1, 1);
484 if (val == 0) {
485 /*
486 * If 'val' is zero, then only 16-bits of I/O space
487 * are supported.
488 */
489 pci_write_config(dev, PCIR_IOBASEL_1, 0xff, 1);
490 if (pci_read_config(dev, PCIR_IOBASEL_1, 1) != 0) {
491 sc->io.valid = 1;
492 pci_write_config(dev, PCIR_IOBASEL_1, 0, 1);
493 }
494 } else
495 sc->io.valid = 1;
496
497 /* Read the existing I/O port window. */
498 if (sc->io.valid) {
499 sc->io.reg = PCIR_IOBASEL_1;
500 sc->io.step = 12;
501 sc->io.mask = WIN_IO;
502 sc->io.name = "I/O port";
503 if ((val & PCIM_BRIO_MASK) == PCIM_BRIO_32) {
504 sc->io.base = PCI_PPBIOBASE(
505 pci_read_config(dev, PCIR_IOBASEH_1, 2), val);
506 sc->io.limit = PCI_PPBIOLIMIT(
507 pci_read_config(dev, PCIR_IOLIMITH_1, 2),
508 pci_read_config(dev, PCIR_IOLIMITL_1, 1));
509 max = 0xffffffff;
510 } else {
511 sc->io.base = PCI_PPBIOBASE(0, val);
512 sc->io.limit = PCI_PPBIOLIMIT(0,
513 pci_read_config(dev, PCIR_IOLIMITL_1, 1));
514 max = 0xffff;
515 }
516 pcib_alloc_window(sc, &sc->io, SYS_RES_IOPORT, 0, max);
517 }
518
519 /* Read the existing memory window. */
520 sc->mem.valid = 1;
521 sc->mem.reg = PCIR_MEMBASE_1;
522 sc->mem.step = 20;
523 sc->mem.mask = WIN_MEM;
524 sc->mem.name = "memory";
525 sc->mem.base = PCI_PPBMEMBASE(0,
526 pci_read_config(dev, PCIR_MEMBASE_1, 2));
527 sc->mem.limit = PCI_PPBMEMLIMIT(0,
528 pci_read_config(dev, PCIR_MEMLIMIT_1, 2));
529 pcib_alloc_window(sc, &sc->mem, SYS_RES_MEMORY, 0, 0xffffffff);
530
531 /* Determine if the prefetchable memory window is implemented. */
532 val = pci_read_config(dev, PCIR_PMBASEL_1, 2);
533 if (val == 0) {
534 /*
535 * If 'val' is zero, then only 32-bits of memory space
536 * are supported.
537 */
538 pci_write_config(dev, PCIR_PMBASEL_1, 0xffff, 2);
539 if (pci_read_config(dev, PCIR_PMBASEL_1, 2) != 0) {
540 sc->pmem.valid = 1;
541 pci_write_config(dev, PCIR_PMBASEL_1, 0, 2);
542 }
543 } else
544 sc->pmem.valid = 1;
545
546 /* Read the existing prefetchable memory window. */
547 if (sc->pmem.valid) {
548 sc->pmem.reg = PCIR_PMBASEL_1;
549 sc->pmem.step = 20;
550 sc->pmem.mask = WIN_PMEM;
551 sc->pmem.name = "prefetch";
552 if ((val & PCIM_BRPM_MASK) == PCIM_BRPM_64) {
553 sc->pmem.base = PCI_PPBMEMBASE(
554 pci_read_config(dev, PCIR_PMBASEH_1, 4), val);
555 sc->pmem.limit = PCI_PPBMEMLIMIT(
556 pci_read_config(dev, PCIR_PMLIMITH_1, 4),
557 pci_read_config(dev, PCIR_PMLIMITL_1, 2));
558 max = 0xffffffffffffffff;
559 } else {
560 sc->pmem.base = PCI_PPBMEMBASE(0, val);
561 sc->pmem.limit = PCI_PPBMEMLIMIT(0,
562 pci_read_config(dev, PCIR_PMLIMITL_1, 2));
563 max = 0xffffffff;
564 }
565 pcib_alloc_window(sc, &sc->pmem, SYS_RES_MEMORY,
566 RF_PREFETCHABLE, max);
567 }
568 }
569
570 static void
pcib_release_window(struct pcib_softc * sc,struct pcib_window * w,int type)571 pcib_release_window(struct pcib_softc *sc, struct pcib_window *w, int type)
572 {
573 device_t dev;
574 int error, i;
575
576 if (!w->valid)
577 return;
578
579 dev = sc->dev;
580 error = rman_fini(&w->rman);
581 if (error) {
582 device_printf(dev, "failed to release %s rman\n", w->name);
583 return;
584 }
585 free(__DECONST(char *, w->rman.rm_descr), M_DEVBUF);
586
587 for (i = 0; i < w->count; i++) {
588 error = bus_free_resource(dev, type, w->res[i]);
589 if (error)
590 device_printf(dev,
591 "failed to release %s resource: %d\n", w->name,
592 error);
593 }
594 free(w->res, M_DEVBUF);
595 }
596
597 static void
pcib_free_windows(struct pcib_softc * sc)598 pcib_free_windows(struct pcib_softc *sc)
599 {
600
601 pcib_release_window(sc, &sc->pmem, SYS_RES_MEMORY);
602 pcib_release_window(sc, &sc->mem, SYS_RES_MEMORY);
603 pcib_release_window(sc, &sc->io, SYS_RES_IOPORT);
604 }
605
606 /*
607 * Allocate a suitable secondary bus for this bridge if needed and
608 * initialize the resource manager for the secondary bus range. Note
609 * that the minimum count is a desired value and this may allocate a
610 * smaller range.
611 */
612 void
pcib_setup_secbus(device_t dev,struct pcib_secbus * bus,int min_count)613 pcib_setup_secbus(device_t dev, struct pcib_secbus *bus, int min_count)
614 {
615 char buf[64];
616 int error, rid, sec_reg;
617
618 switch (pci_read_config(dev, PCIR_HDRTYPE, 1) & PCIM_HDRTYPE) {
619 case PCIM_HDRTYPE_BRIDGE:
620 sec_reg = PCIR_SECBUS_1;
621 bus->sub_reg = PCIR_SUBBUS_1;
622 break;
623 case PCIM_HDRTYPE_CARDBUS:
624 sec_reg = PCIR_SECBUS_2;
625 bus->sub_reg = PCIR_SUBBUS_2;
626 break;
627 default:
628 panic("not a PCI bridge");
629 }
630 bus->sec = pci_read_config(dev, sec_reg, 1);
631 bus->sub = pci_read_config(dev, bus->sub_reg, 1);
632 bus->dev = dev;
633 bus->rman.rm_start = 0;
634 bus->rman.rm_end = PCI_BUSMAX;
635 bus->rman.rm_type = RMAN_ARRAY;
636 snprintf(buf, sizeof(buf), "%s bus numbers", device_get_nameunit(dev));
637 bus->rman.rm_descr = strdup(buf, M_DEVBUF);
638 error = rman_init(&bus->rman);
639 if (error)
640 panic("Failed to initialize %s bus number rman",
641 device_get_nameunit(dev));
642
643 /*
644 * Allocate a bus range. This will return an existing bus range
645 * if one exists, or a new bus range if one does not.
646 */
647 rid = 0;
648 bus->res = bus_alloc_resource_anywhere(dev, PCI_RES_BUS, &rid,
649 min_count, RF_ACTIVE);
650 if (bus->res == NULL) {
651 /*
652 * Fall back to just allocating a range of a single bus
653 * number.
654 */
655 bus->res = bus_alloc_resource_anywhere(dev, PCI_RES_BUS, &rid,
656 1, RF_ACTIVE);
657 } else if (rman_get_size(bus->res) < min_count)
658 /*
659 * Attempt to grow the existing range to satisfy the
660 * minimum desired count.
661 */
662 (void)bus_adjust_resource(dev, PCI_RES_BUS, bus->res,
663 rman_get_start(bus->res), rman_get_start(bus->res) +
664 min_count - 1);
665
666 /*
667 * Add the initial resource to the rman.
668 */
669 if (bus->res != NULL) {
670 error = rman_manage_region(&bus->rman, rman_get_start(bus->res),
671 rman_get_end(bus->res));
672 if (error)
673 panic("Failed to add resource to rman");
674 bus->sec = rman_get_start(bus->res);
675 bus->sub = rman_get_end(bus->res);
676 }
677 }
678
679 void
pcib_free_secbus(device_t dev,struct pcib_secbus * bus)680 pcib_free_secbus(device_t dev, struct pcib_secbus *bus)
681 {
682 int error;
683
684 error = rman_fini(&bus->rman);
685 if (error) {
686 device_printf(dev, "failed to release bus number rman\n");
687 return;
688 }
689 free(__DECONST(char *, bus->rman.rm_descr), M_DEVBUF);
690
691 error = bus_free_resource(dev, PCI_RES_BUS, bus->res);
692 if (error)
693 device_printf(dev,
694 "failed to release bus numbers resource: %d\n", error);
695 }
696
697 static struct resource *
pcib_suballoc_bus(struct pcib_secbus * bus,device_t child,int * rid,rman_res_t start,rman_res_t end,rman_res_t count,u_int flags)698 pcib_suballoc_bus(struct pcib_secbus *bus, device_t child, int *rid,
699 rman_res_t start, rman_res_t end, rman_res_t count, u_int flags)
700 {
701 struct resource *res;
702
703 res = rman_reserve_resource(&bus->rman, start, end, count, flags,
704 child);
705 if (res == NULL)
706 return (NULL);
707
708 if (bootverbose)
709 device_printf(bus->dev,
710 "allocated bus range (%ju-%ju) for rid %d of %s\n",
711 rman_get_start(res), rman_get_end(res), *rid,
712 pcib_child_name(child));
713 rman_set_rid(res, *rid);
714 rman_set_type(res, PCI_RES_BUS);
715 return (res);
716 }
717
718 /*
719 * Attempt to grow the secondary bus range. This is much simpler than
720 * for I/O windows as the range can only be grown by increasing
721 * subbus.
722 */
723 static int
pcib_grow_subbus(struct pcib_secbus * bus,rman_res_t new_end)724 pcib_grow_subbus(struct pcib_secbus *bus, rman_res_t new_end)
725 {
726 rman_res_t old_end;
727 int error;
728
729 old_end = rman_get_end(bus->res);
730 KASSERT(new_end > old_end, ("attempt to shrink subbus"));
731 error = bus_adjust_resource(bus->dev, PCI_RES_BUS, bus->res,
732 rman_get_start(bus->res), new_end);
733 if (error)
734 return (error);
735 if (bootverbose)
736 device_printf(bus->dev, "grew bus range to %ju-%ju\n",
737 rman_get_start(bus->res), rman_get_end(bus->res));
738 error = rman_manage_region(&bus->rman, old_end + 1,
739 rman_get_end(bus->res));
740 if (error)
741 panic("Failed to add resource to rman");
742 bus->sub = rman_get_end(bus->res);
743 pci_write_config(bus->dev, bus->sub_reg, bus->sub, 1);
744 return (0);
745 }
746
747 struct resource *
pcib_alloc_subbus(struct pcib_secbus * bus,device_t child,int * rid,rman_res_t start,rman_res_t end,rman_res_t count,u_int flags)748 pcib_alloc_subbus(struct pcib_secbus *bus, device_t child, int *rid,
749 rman_res_t start, rman_res_t end, rman_res_t count, u_int flags)
750 {
751 struct resource *res;
752 rman_res_t start_free, end_free, new_end;
753
754 /*
755 * First, see if the request can be satisified by the existing
756 * bus range.
757 */
758 res = pcib_suballoc_bus(bus, child, rid, start, end, count, flags);
759 if (res != NULL)
760 return (res);
761
762 /*
763 * Figure out a range to grow the bus range. First, find the
764 * first bus number after the last allocated bus in the rman and
765 * enforce that as a minimum starting point for the range.
766 */
767 if (rman_last_free_region(&bus->rman, &start_free, &end_free) != 0 ||
768 end_free != bus->sub)
769 start_free = bus->sub + 1;
770 if (start_free < start)
771 start_free = start;
772 new_end = start_free + count - 1;
773
774 /*
775 * See if this new range would satisfy the request if it
776 * succeeds.
777 */
778 if (new_end > end)
779 return (NULL);
780
781 /* Finally, attempt to grow the existing resource. */
782 if (bootverbose) {
783 device_printf(bus->dev,
784 "attempting to grow bus range for %ju buses\n", count);
785 printf("\tback candidate range: %ju-%ju\n", start_free,
786 new_end);
787 }
788 if (pcib_grow_subbus(bus, new_end) == 0)
789 return (pcib_suballoc_bus(bus, child, rid, start, end, count,
790 flags));
791 return (NULL);
792 }
793
794 #ifdef PCI_HP
795 /*
796 * PCI-express HotPlug support.
797 */
798 static int pci_enable_pcie_hp = 1;
799 SYSCTL_INT(_hw_pci, OID_AUTO, enable_pcie_hp, CTLFLAG_RDTUN,
800 &pci_enable_pcie_hp, 0,
801 "Enable support for native PCI-express HotPlug.");
802
803 static void
pcib_probe_hotplug(struct pcib_softc * sc)804 pcib_probe_hotplug(struct pcib_softc *sc)
805 {
806 device_t dev;
807 uint32_t link_cap;
808 uint16_t link_sta, slot_sta;
809
810 if (!pci_enable_pcie_hp)
811 return;
812
813 dev = sc->dev;
814 if (pci_find_cap(dev, PCIY_EXPRESS, NULL) != 0)
815 return;
816
817 if (!(pcie_read_config(dev, PCIER_FLAGS, 2) & PCIEM_FLAGS_SLOT))
818 return;
819
820 sc->pcie_slot_cap = pcie_read_config(dev, PCIER_SLOT_CAP, 4);
821
822 if ((sc->pcie_slot_cap & PCIEM_SLOT_CAP_HPC) == 0)
823 return;
824 link_cap = pcie_read_config(dev, PCIER_LINK_CAP, 4);
825 if ((link_cap & PCIEM_LINK_CAP_DL_ACTIVE) == 0)
826 return;
827
828 /*
829 * Some devices report that they have an MRL when they actually
830 * do not. Since they always report that the MRL is open, child
831 * devices would be ignored. Try to detect these devices and
832 * ignore their claim of HotPlug support.
833 *
834 * If there is an open MRL but the Data Link Layer is active,
835 * the MRL is not real.
836 */
837 if ((sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP) != 0) {
838 link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2);
839 slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2);
840 if ((slot_sta & PCIEM_SLOT_STA_MRLSS) != 0 &&
841 (link_sta & PCIEM_LINK_STA_DL_ACTIVE) != 0) {
842 return;
843 }
844 }
845
846 /*
847 * Now that we're sure we want to do hot plug, ask the
848 * firmware, if any, if that's OK.
849 */
850 if (pcib_request_feature(dev, PCI_FEATURE_HP) != 0) {
851 if (bootverbose)
852 device_printf(dev, "Unable to activate hot plug feature.\n");
853 return;
854 }
855
856 sc->flags |= PCIB_HOTPLUG;
857 }
858
859 /*
860 * Send a HotPlug command to the slot control register. If this slot
861 * uses command completion interrupts and a previous command is still
862 * in progress, then the command is dropped. Once the previous
863 * command completes or times out, pcib_pcie_hotplug_update() will be
864 * invoked to post a new command based on the slot's state at that
865 * time.
866 */
867 static void
pcib_pcie_hotplug_command(struct pcib_softc * sc,uint16_t val,uint16_t mask)868 pcib_pcie_hotplug_command(struct pcib_softc *sc, uint16_t val, uint16_t mask)
869 {
870 device_t dev;
871 uint16_t ctl, new;
872
873 dev = sc->dev;
874
875 if (sc->flags & PCIB_HOTPLUG_CMD_PENDING)
876 return;
877
878 ctl = pcie_read_config(dev, PCIER_SLOT_CTL, 2);
879 new = (ctl & ~mask) | val;
880 if (new == ctl)
881 return;
882 if (bootverbose)
883 device_printf(dev, "HotPlug command: %04x -> %04x\n", ctl, new);
884 pcie_write_config(dev, PCIER_SLOT_CTL, new, 2);
885 if (!(sc->pcie_slot_cap & PCIEM_SLOT_CAP_NCCS) &&
886 (ctl & new) & PCIEM_SLOT_CTL_CCIE) {
887 sc->flags |= PCIB_HOTPLUG_CMD_PENDING;
888 if (!cold)
889 taskqueue_enqueue_timeout(taskqueue_bus,
890 &sc->pcie_cc_task, hz);
891 }
892 }
893
894 static void
pcib_pcie_hotplug_command_completed(struct pcib_softc * sc)895 pcib_pcie_hotplug_command_completed(struct pcib_softc *sc)
896 {
897 device_t dev;
898
899 dev = sc->dev;
900
901 if (bootverbose)
902 device_printf(dev, "Command Completed\n");
903 if (!(sc->flags & PCIB_HOTPLUG_CMD_PENDING))
904 return;
905 taskqueue_cancel_timeout(taskqueue_bus, &sc->pcie_cc_task, NULL);
906 sc->flags &= ~PCIB_HOTPLUG_CMD_PENDING;
907 wakeup(sc);
908 }
909
910 /*
911 * Returns true if a card is fully inserted from the user's
912 * perspective. It may not yet be ready for access, but the driver
913 * can now start enabling access if necessary.
914 */
915 static bool
pcib_hotplug_inserted(struct pcib_softc * sc)916 pcib_hotplug_inserted(struct pcib_softc *sc)
917 {
918
919 /* Pretend the card isn't present if a detach is forced. */
920 if (sc->flags & PCIB_DETACHING)
921 return (false);
922
923 /* Card must be present in the slot. */
924 if ((sc->pcie_slot_sta & PCIEM_SLOT_STA_PDS) == 0)
925 return (false);
926
927 /* A power fault implicitly turns off power to the slot. */
928 if (sc->pcie_slot_sta & PCIEM_SLOT_STA_PFD)
929 return (false);
930
931 /* If the MRL is disengaged, the slot is powered off. */
932 if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP &&
933 (sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSS) != 0)
934 return (false);
935
936 return (true);
937 }
938
939 /*
940 * Returns -1 if the card is fully inserted, powered, and ready for
941 * access. Otherwise, returns 0.
942 */
943 static int
pcib_hotplug_present(struct pcib_softc * sc)944 pcib_hotplug_present(struct pcib_softc *sc)
945 {
946
947 /* Card must be inserted. */
948 if (!pcib_hotplug_inserted(sc))
949 return (0);
950
951 /* Require the Data Link Layer to be active. */
952 if (!(sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE))
953 return (0);
954
955 return (-1);
956 }
957
958 static int pci_enable_pcie_ei = 0;
959 SYSCTL_INT(_hw_pci, OID_AUTO, enable_pcie_ei, CTLFLAG_RWTUN,
960 &pci_enable_pcie_ei, 0,
961 "Enable support for PCI-express Electromechanical Interlock.");
962
963 static void
pcib_pcie_hotplug_update(struct pcib_softc * sc,uint16_t val,uint16_t mask,bool schedule_task)964 pcib_pcie_hotplug_update(struct pcib_softc *sc, uint16_t val, uint16_t mask,
965 bool schedule_task)
966 {
967 bool card_inserted, ei_engaged;
968
969 /* Clear DETACHING if Presence Detect has cleared. */
970 if ((sc->pcie_slot_sta & (PCIEM_SLOT_STA_PDC | PCIEM_SLOT_STA_PDS)) ==
971 PCIEM_SLOT_STA_PDC)
972 sc->flags &= ~PCIB_DETACHING;
973
974 card_inserted = pcib_hotplug_inserted(sc);
975
976 /* Turn the power indicator on if a card is inserted. */
977 if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PIP) {
978 mask |= PCIEM_SLOT_CTL_PIC;
979 if (card_inserted)
980 val |= PCIEM_SLOT_CTL_PI_ON;
981 else if (sc->flags & PCIB_DETACH_PENDING)
982 val |= PCIEM_SLOT_CTL_PI_BLINK;
983 else
984 val |= PCIEM_SLOT_CTL_PI_OFF;
985 }
986
987 /* Turn the power on via the Power Controller if a card is inserted. */
988 if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PCP) {
989 mask |= PCIEM_SLOT_CTL_PCC;
990 if (card_inserted)
991 val |= PCIEM_SLOT_CTL_PC_ON;
992 else
993 val |= PCIEM_SLOT_CTL_PC_OFF;
994 }
995
996 /*
997 * If a card is inserted, enable the Electromechanical
998 * Interlock. If a card is not inserted (or we are in the
999 * process of detaching), disable the Electromechanical
1000 * Interlock.
1001 */
1002 if ((sc->pcie_slot_cap & PCIEM_SLOT_CAP_EIP) &&
1003 pci_enable_pcie_ei) {
1004 mask |= PCIEM_SLOT_CTL_EIC;
1005 ei_engaged = (sc->pcie_slot_sta & PCIEM_SLOT_STA_EIS) != 0;
1006 if (card_inserted != ei_engaged)
1007 val |= PCIEM_SLOT_CTL_EIC;
1008 }
1009
1010 /*
1011 * Start a timer to see if the Data Link Layer times out.
1012 * Note that we only start the timer if Presence Detect or MRL Sensor
1013 * changed on this interrupt. Stop any scheduled timer if
1014 * the Data Link Layer is active.
1015 */
1016 if (card_inserted &&
1017 !(sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE) &&
1018 sc->pcie_slot_sta &
1019 (PCIEM_SLOT_STA_MRLSC | PCIEM_SLOT_STA_PDC)) {
1020 if (cold)
1021 device_printf(sc->dev,
1022 "Data Link Layer inactive\n");
1023 else
1024 taskqueue_enqueue_timeout(taskqueue_bus,
1025 &sc->pcie_dll_task, hz);
1026 } else if (sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE)
1027 taskqueue_cancel_timeout(taskqueue_bus, &sc->pcie_dll_task,
1028 NULL);
1029
1030 pcib_pcie_hotplug_command(sc, val, mask);
1031
1032 /*
1033 * During attach the child "pci" device is added synchronously;
1034 * otherwise, the task is scheduled to manage the child
1035 * device.
1036 */
1037 if (schedule_task &&
1038 (pcib_hotplug_present(sc) != 0) != (sc->child != NULL))
1039 taskqueue_enqueue(taskqueue_bus, &sc->pcie_hp_task);
1040 }
1041
1042 static void
pcib_pcie_intr_hotplug(void * arg)1043 pcib_pcie_intr_hotplug(void *arg)
1044 {
1045 struct pcib_softc *sc;
1046 device_t dev;
1047 uint16_t old_slot_sta;
1048
1049 sc = arg;
1050 dev = sc->dev;
1051 PCIB_HP_LOCK(sc);
1052 old_slot_sta = sc->pcie_slot_sta;
1053 sc->pcie_slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2);
1054
1055 /* Clear the events just reported. */
1056 pcie_write_config(dev, PCIER_SLOT_STA, sc->pcie_slot_sta, 2);
1057
1058 if (bootverbose)
1059 device_printf(dev, "HotPlug interrupt: %#x\n",
1060 sc->pcie_slot_sta);
1061
1062 if (sc->pcie_slot_sta & PCIEM_SLOT_STA_ABP) {
1063 if (sc->flags & PCIB_DETACH_PENDING) {
1064 device_printf(dev,
1065 "Attention Button Pressed: Detach Cancelled\n");
1066 sc->flags &= ~PCIB_DETACH_PENDING;
1067 taskqueue_cancel_timeout(taskqueue_bus,
1068 &sc->pcie_ab_task, NULL);
1069 } else if (old_slot_sta & PCIEM_SLOT_STA_PDS) {
1070 /* Only initiate detach sequence if device present. */
1071 device_printf(dev,
1072 "Attention Button Pressed: Detaching in 5 seconds\n");
1073 sc->flags |= PCIB_DETACH_PENDING;
1074 taskqueue_enqueue_timeout(taskqueue_bus,
1075 &sc->pcie_ab_task, 5 * hz);
1076 }
1077 }
1078 if (sc->pcie_slot_sta & PCIEM_SLOT_STA_PFD)
1079 device_printf(dev, "Power Fault Detected\n");
1080 if (sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSC)
1081 device_printf(dev, "MRL Sensor Changed to %s\n",
1082 sc->pcie_slot_sta & PCIEM_SLOT_STA_MRLSS ? "open" :
1083 "closed");
1084 if (bootverbose && sc->pcie_slot_sta & PCIEM_SLOT_STA_PDC)
1085 device_printf(dev, "Presence Detect Changed to %s\n",
1086 sc->pcie_slot_sta & PCIEM_SLOT_STA_PDS ? "card present" :
1087 "empty");
1088 if (sc->pcie_slot_sta & PCIEM_SLOT_STA_CC)
1089 pcib_pcie_hotplug_command_completed(sc);
1090 if (sc->pcie_slot_sta & PCIEM_SLOT_STA_DLLSC) {
1091 sc->pcie_link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2);
1092 if (bootverbose)
1093 device_printf(dev,
1094 "Data Link Layer State Changed to %s\n",
1095 sc->pcie_link_sta & PCIEM_LINK_STA_DL_ACTIVE ?
1096 "active" : "inactive");
1097 }
1098
1099 pcib_pcie_hotplug_update(sc, 0, 0, true);
1100 PCIB_HP_UNLOCK(sc);
1101 }
1102
1103 static void
pcib_pcie_hotplug_task(void * context,int pending)1104 pcib_pcie_hotplug_task(void *context, int pending)
1105 {
1106 struct pcib_softc *sc;
1107 device_t dev;
1108
1109 sc = context;
1110 PCIB_HP_LOCK(sc);
1111 dev = sc->dev;
1112 if (pcib_hotplug_present(sc) != 0) {
1113 if (sc->child == NULL) {
1114 sc->child = device_add_child(dev, "pci", DEVICE_UNIT_ANY);
1115 bus_attach_children(dev);
1116 }
1117 } else {
1118 if (sc->child != NULL) {
1119 if (device_delete_child(dev, sc->child) == 0)
1120 sc->child = NULL;
1121 }
1122 }
1123 PCIB_HP_UNLOCK(sc);
1124 }
1125
1126 static void
pcib_pcie_ab_timeout(void * arg,int pending)1127 pcib_pcie_ab_timeout(void *arg, int pending)
1128 {
1129 struct pcib_softc *sc = arg;
1130
1131 PCIB_HP_LOCK(sc);
1132 if (sc->flags & PCIB_DETACH_PENDING) {
1133 sc->flags |= PCIB_DETACHING;
1134 sc->flags &= ~PCIB_DETACH_PENDING;
1135 pcib_pcie_hotplug_update(sc, 0, 0, true);
1136 }
1137 PCIB_HP_UNLOCK(sc);
1138 }
1139
1140 static void
pcib_pcie_cc_timeout(void * arg,int pending)1141 pcib_pcie_cc_timeout(void *arg, int pending)
1142 {
1143 struct pcib_softc *sc = arg;
1144 device_t dev = sc->dev;
1145 uint16_t sta;
1146
1147 PCIB_HP_LOCK(sc);
1148 sta = pcie_read_config(dev, PCIER_SLOT_STA, 2);
1149 if (!(sta & PCIEM_SLOT_STA_CC)) {
1150 device_printf(dev, "HotPlug Command Timed Out\n");
1151 sc->flags &= ~PCIB_HOTPLUG_CMD_PENDING;
1152 } else {
1153 device_printf(dev,
1154 "Missed HotPlug interrupt waiting for Command Completion\n");
1155 pcib_pcie_intr_hotplug(sc);
1156 }
1157 PCIB_HP_UNLOCK(sc);
1158 }
1159
1160 static void
pcib_pcie_dll_timeout(void * arg,int pending)1161 pcib_pcie_dll_timeout(void *arg, int pending)
1162 {
1163 struct pcib_softc *sc = arg;
1164 device_t dev = sc->dev;
1165 uint16_t sta;
1166
1167 PCIB_HP_LOCK(sc);
1168 sta = pcie_read_config(dev, PCIER_LINK_STA, 2);
1169 if (!(sta & PCIEM_LINK_STA_DL_ACTIVE)) {
1170 device_printf(dev,
1171 "Timed out waiting for Data Link Layer Active\n");
1172 sc->flags |= PCIB_DETACHING;
1173 pcib_pcie_hotplug_update(sc, 0, 0, true);
1174 } else if (sta != sc->pcie_link_sta) {
1175 device_printf(dev,
1176 "Missed HotPlug interrupt waiting for DLL Active\n");
1177 pcib_pcie_intr_hotplug(sc);
1178 }
1179 PCIB_HP_UNLOCK(sc);
1180 }
1181
1182 static int
pcib_alloc_pcie_irq(struct pcib_softc * sc)1183 pcib_alloc_pcie_irq(struct pcib_softc *sc)
1184 {
1185 device_t dev;
1186 int count, error, mem_rid, rid;
1187
1188 rid = -1;
1189 dev = sc->dev;
1190
1191 /*
1192 * For simplicity, only use MSI-X if there is a single message.
1193 * To support a device with multiple messages we would have to
1194 * use remap intr if the MSI number is not 0.
1195 */
1196 count = pci_msix_count(dev);
1197 if (count == 1) {
1198 mem_rid = pci_msix_table_bar(dev);
1199 sc->pcie_mem = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
1200 &mem_rid, RF_ACTIVE);
1201 if (sc->pcie_mem == NULL) {
1202 device_printf(dev,
1203 "Failed to allocate BAR for MSI-X table\n");
1204 } else {
1205 error = pci_alloc_msix(dev, &count);
1206 if (error == 0)
1207 rid = 1;
1208 }
1209 }
1210
1211 if (rid < 0 && pci_msi_count(dev) > 0) {
1212 count = 1;
1213 error = pci_alloc_msi(dev, &count);
1214 if (error == 0)
1215 rid = 1;
1216 }
1217
1218 if (rid < 0)
1219 rid = 0;
1220
1221 sc->pcie_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
1222 RF_ACTIVE | RF_SHAREABLE);
1223 if (sc->pcie_irq == NULL) {
1224 device_printf(dev,
1225 "Failed to allocate interrupt for PCI-e events\n");
1226 if (rid > 0)
1227 pci_release_msi(dev);
1228 return (ENXIO);
1229 }
1230
1231 error = bus_setup_intr(dev, sc->pcie_irq, INTR_TYPE_MISC|INTR_MPSAFE,
1232 NULL, pcib_pcie_intr_hotplug, sc, &sc->pcie_ihand);
1233 if (error) {
1234 device_printf(dev, "Failed to setup PCI-e interrupt handler\n");
1235 bus_release_resource(dev, SYS_RES_IRQ, rid, sc->pcie_irq);
1236 if (rid > 0)
1237 pci_release_msi(dev);
1238 return (error);
1239 }
1240 return (0);
1241 }
1242
1243 static int
pcib_release_pcie_irq(struct pcib_softc * sc)1244 pcib_release_pcie_irq(struct pcib_softc *sc)
1245 {
1246 device_t dev;
1247 int error;
1248
1249 dev = sc->dev;
1250 error = bus_teardown_intr(dev, sc->pcie_irq, sc->pcie_ihand);
1251 if (error)
1252 return (error);
1253 error = bus_free_resource(dev, SYS_RES_IRQ, sc->pcie_irq);
1254 if (error)
1255 return (error);
1256 error = pci_release_msi(dev);
1257 if (error)
1258 return (error);
1259 if (sc->pcie_mem != NULL)
1260 error = bus_free_resource(dev, SYS_RES_MEMORY, sc->pcie_mem);
1261 return (error);
1262 }
1263
1264 static void
pcib_setup_hotplug(struct pcib_softc * sc)1265 pcib_setup_hotplug(struct pcib_softc *sc)
1266 {
1267 device_t dev;
1268 uint16_t mask, val;
1269
1270 dev = sc->dev;
1271 TASK_INIT(&sc->pcie_hp_task, 0, pcib_pcie_hotplug_task, sc);
1272 TIMEOUT_TASK_INIT(taskqueue_bus, &sc->pcie_ab_task, 0,
1273 pcib_pcie_ab_timeout, sc);
1274 TIMEOUT_TASK_INIT(taskqueue_bus, &sc->pcie_cc_task, 0,
1275 pcib_pcie_cc_timeout, sc);
1276 TIMEOUT_TASK_INIT(taskqueue_bus, &sc->pcie_dll_task, 0,
1277 pcib_pcie_dll_timeout, sc);
1278 sc->pcie_hp_lock = bus_topo_mtx();
1279
1280 /* Allocate IRQ. */
1281 if (pcib_alloc_pcie_irq(sc) != 0)
1282 return;
1283
1284 sc->pcie_link_sta = pcie_read_config(dev, PCIER_LINK_STA, 2);
1285 sc->pcie_slot_sta = pcie_read_config(dev, PCIER_SLOT_STA, 2);
1286
1287 /* Clear any events previously pending. */
1288 pcie_write_config(dev, PCIER_SLOT_STA, sc->pcie_slot_sta, 2);
1289
1290 /* Enable HotPlug events. */
1291 mask = PCIEM_SLOT_CTL_DLLSCE | PCIEM_SLOT_CTL_HPIE |
1292 PCIEM_SLOT_CTL_CCIE | PCIEM_SLOT_CTL_PDCE | PCIEM_SLOT_CTL_MRLSCE |
1293 PCIEM_SLOT_CTL_PFDE | PCIEM_SLOT_CTL_ABPE;
1294 val = PCIEM_SLOT_CTL_DLLSCE | PCIEM_SLOT_CTL_HPIE | PCIEM_SLOT_CTL_PDCE;
1295 if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_APB)
1296 val |= PCIEM_SLOT_CTL_ABPE;
1297 if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_PCP)
1298 val |= PCIEM_SLOT_CTL_PFDE;
1299 if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_MRLSP)
1300 val |= PCIEM_SLOT_CTL_MRLSCE;
1301 if (!(sc->pcie_slot_cap & PCIEM_SLOT_CAP_NCCS))
1302 val |= PCIEM_SLOT_CTL_CCIE;
1303
1304 /* Turn the attention indicator off. */
1305 if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_AIP) {
1306 mask |= PCIEM_SLOT_CTL_AIC;
1307 val |= PCIEM_SLOT_CTL_AI_OFF;
1308 }
1309
1310 pcib_pcie_hotplug_update(sc, val, mask, false);
1311 }
1312
1313 static int
pcib_detach_hotplug(struct pcib_softc * sc)1314 pcib_detach_hotplug(struct pcib_softc *sc)
1315 {
1316 uint16_t mask, val;
1317 int error;
1318
1319 /* Disable the card in the slot and force it to detach. */
1320 if (sc->flags & PCIB_DETACH_PENDING) {
1321 sc->flags &= ~PCIB_DETACH_PENDING;
1322 taskqueue_cancel_timeout(taskqueue_bus, &sc->pcie_ab_task,
1323 NULL);
1324 }
1325 sc->flags |= PCIB_DETACHING;
1326
1327 if (sc->flags & PCIB_HOTPLUG_CMD_PENDING) {
1328 taskqueue_cancel_timeout(taskqueue_bus, &sc->pcie_cc_task,
1329 NULL);
1330 tsleep(sc, 0, "hpcmd", hz);
1331 sc->flags &= ~PCIB_HOTPLUG_CMD_PENDING;
1332 }
1333
1334 /* Disable HotPlug events. */
1335 mask = PCIEM_SLOT_CTL_DLLSCE | PCIEM_SLOT_CTL_HPIE |
1336 PCIEM_SLOT_CTL_CCIE | PCIEM_SLOT_CTL_PDCE | PCIEM_SLOT_CTL_MRLSCE |
1337 PCIEM_SLOT_CTL_PFDE | PCIEM_SLOT_CTL_ABPE;
1338 val = 0;
1339
1340 /* Turn the attention indicator off. */
1341 if (sc->pcie_slot_cap & PCIEM_SLOT_CAP_AIP) {
1342 mask |= PCIEM_SLOT_CTL_AIC;
1343 val |= PCIEM_SLOT_CTL_AI_OFF;
1344 }
1345
1346 pcib_pcie_hotplug_update(sc, val, mask, false);
1347
1348 error = pcib_release_pcie_irq(sc);
1349 if (error)
1350 return (error);
1351 taskqueue_drain(taskqueue_bus, &sc->pcie_hp_task);
1352 taskqueue_drain_timeout(taskqueue_bus, &sc->pcie_ab_task);
1353 taskqueue_drain_timeout(taskqueue_bus, &sc->pcie_cc_task);
1354 taskqueue_drain_timeout(taskqueue_bus, &sc->pcie_dll_task);
1355 return (0);
1356 }
1357 #endif
1358
1359 /*
1360 * Restore previous bridge configuration.
1361 */
1362 static void
pcib_cfg_restore(struct pcib_softc * sc)1363 pcib_cfg_restore(struct pcib_softc *sc)
1364 {
1365 pcib_write_windows(sc, WIN_IO | WIN_MEM | WIN_PMEM);
1366 }
1367
1368 /*
1369 * Generic device interface
1370 */
1371 static int
pcib_probe(device_t dev)1372 pcib_probe(device_t dev)
1373 {
1374 if ((pci_get_class(dev) == PCIC_BRIDGE) &&
1375 (pci_get_subclass(dev) == PCIS_BRIDGE_PCI)) {
1376 device_set_desc(dev, "PCI-PCI bridge");
1377 return(-10000);
1378 }
1379 return(ENXIO);
1380 }
1381
1382 void
pcib_attach_common(device_t dev)1383 pcib_attach_common(device_t dev)
1384 {
1385 struct pcib_softc *sc;
1386 struct sysctl_ctx_list *sctx;
1387 struct sysctl_oid *soid;
1388 int comma;
1389
1390 sc = device_get_softc(dev);
1391 sc->dev = dev;
1392
1393 /*
1394 * Get current bridge configuration.
1395 */
1396 sc->domain = pci_get_domain(dev);
1397 sc->bridgectl = pci_read_config(dev, PCIR_BRIDGECTL_1, 2);
1398
1399 /*
1400 * The primary bus register should always be the bus of the
1401 * parent.
1402 */
1403 sc->pribus = pci_get_bus(dev);
1404 pci_write_config(dev, PCIR_PRIBUS_1, sc->pribus, 1);
1405
1406 /*
1407 * Setup sysctl reporting nodes
1408 */
1409 sctx = device_get_sysctl_ctx(dev);
1410 soid = device_get_sysctl_tree(dev);
1411 SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "domain",
1412 CTLFLAG_RD, &sc->domain, 0, "Domain number");
1413 SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "pribus",
1414 CTLFLAG_RD, &sc->pribus, 0, "Primary bus number");
1415 SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "secbus",
1416 CTLFLAG_RD, &sc->bus.sec, 0, "Secondary bus number");
1417 SYSCTL_ADD_UINT(sctx, SYSCTL_CHILDREN(soid), OID_AUTO, "subbus",
1418 CTLFLAG_RD, &sc->bus.sub, 0, "Subordinate bus number");
1419
1420 /*
1421 * Quirk handling.
1422 */
1423 switch (pci_get_devid(dev)) {
1424 /*
1425 * The i82380FB mobile docking controller is a PCI-PCI bridge,
1426 * and it is a subtractive bridge. However, the ProgIf is wrong
1427 * so the normal setting of PCIB_SUBTRACTIVE bit doesn't
1428 * happen. There are also Toshiba and Cavium ThunderX bridges
1429 * that behave this way.
1430 */
1431 case 0xa002177d: /* Cavium ThunderX */
1432 case 0x124b8086: /* Intel 82380FB Mobile */
1433 case 0x060513d7: /* Toshiba ???? */
1434 sc->flags |= PCIB_SUBTRACTIVE;
1435 break;
1436 }
1437
1438 if (pci_msi_device_blacklisted(dev))
1439 sc->flags |= PCIB_DISABLE_MSI;
1440
1441 if (pci_msix_device_blacklisted(dev))
1442 sc->flags |= PCIB_DISABLE_MSIX;
1443
1444 /*
1445 * Intel 815, 845 and other chipsets say they are PCI-PCI bridges,
1446 * but have a ProgIF of 0x80. The 82801 family (AA, AB, BAM/CAM,
1447 * BA/CA/DB and E) PCI bridges are HUB-PCI bridges, in Intelese.
1448 * This means they act as if they were subtractively decoding
1449 * bridges and pass all transactions. Mark them and real ProgIf 1
1450 * parts as subtractive.
1451 */
1452 if ((pci_get_devid(dev) & 0xff00ffff) == 0x24008086 ||
1453 pci_read_config(dev, PCIR_PROGIF, 1) == PCIP_BRIDGE_PCI_SUBTRACTIVE)
1454 sc->flags |= PCIB_SUBTRACTIVE;
1455
1456 #ifdef PCI_HP
1457 pcib_probe_hotplug(sc);
1458 #endif
1459 pcib_setup_secbus(dev, &sc->bus, 1);
1460 pcib_probe_windows(sc);
1461 #ifdef PCI_HP
1462 if (sc->flags & PCIB_HOTPLUG)
1463 pcib_setup_hotplug(sc);
1464 #endif
1465 if (bootverbose) {
1466 device_printf(dev, " domain %d\n", sc->domain);
1467 device_printf(dev, " secondary bus %d\n", sc->bus.sec);
1468 device_printf(dev, " subordinate bus %d\n", sc->bus.sub);
1469 if (pcib_is_window_open(&sc->io))
1470 device_printf(dev, " I/O decode 0x%jx-0x%jx\n",
1471 (uintmax_t)sc->io.base, (uintmax_t)sc->io.limit);
1472 if (pcib_is_window_open(&sc->mem))
1473 device_printf(dev, " memory decode 0x%jx-0x%jx\n",
1474 (uintmax_t)sc->mem.base, (uintmax_t)sc->mem.limit);
1475 if (pcib_is_window_open(&sc->pmem))
1476 device_printf(dev, " prefetched decode 0x%jx-0x%jx\n",
1477 (uintmax_t)sc->pmem.base, (uintmax_t)sc->pmem.limit);
1478 if (sc->bridgectl & (PCIB_BCR_ISA_ENABLE | PCIB_BCR_VGA_ENABLE) ||
1479 sc->flags & PCIB_SUBTRACTIVE) {
1480 device_printf(dev, " special decode ");
1481 comma = 0;
1482 if (sc->bridgectl & PCIB_BCR_ISA_ENABLE) {
1483 printf("ISA");
1484 comma = 1;
1485 }
1486 if (sc->bridgectl & PCIB_BCR_VGA_ENABLE) {
1487 printf("%sVGA", comma ? ", " : "");
1488 comma = 1;
1489 }
1490 if (sc->flags & PCIB_SUBTRACTIVE)
1491 printf("%ssubtractive", comma ? ", " : "");
1492 printf("\n");
1493 }
1494 }
1495
1496 /*
1497 * Always enable busmastering on bridges so that transactions
1498 * initiated on the secondary bus are passed through to the
1499 * primary bus.
1500 */
1501 pci_enable_busmaster(dev);
1502 }
1503
1504 #ifdef PCI_HP
1505 static int
pcib_present(struct pcib_softc * sc)1506 pcib_present(struct pcib_softc *sc)
1507 {
1508
1509 if (sc->flags & PCIB_HOTPLUG)
1510 return (pcib_hotplug_present(sc) != 0);
1511 return (1);
1512 }
1513 #endif
1514
1515 int
pcib_attach_child(device_t dev)1516 pcib_attach_child(device_t dev)
1517 {
1518 struct pcib_softc *sc;
1519
1520 sc = device_get_softc(dev);
1521 if (sc->bus.sec == 0) {
1522 /* no secondary bus; we should have fixed this */
1523 return(0);
1524 }
1525
1526 #ifdef PCI_HP
1527 if (!pcib_present(sc)) {
1528 /* An empty HotPlug slot, so don't add a PCI bus yet. */
1529 return (0);
1530 }
1531 #endif
1532
1533 sc->child = device_add_child(dev, "pci", DEVICE_UNIT_ANY);
1534 bus_attach_children(dev);
1535 return (0);
1536 }
1537
1538 int
pcib_attach(device_t dev)1539 pcib_attach(device_t dev)
1540 {
1541
1542 pcib_attach_common(dev);
1543 return (pcib_attach_child(dev));
1544 }
1545
1546 int
pcib_detach(device_t dev)1547 pcib_detach(device_t dev)
1548 {
1549 struct pcib_softc *sc;
1550 int error;
1551
1552 sc = device_get_softc(dev);
1553 error = bus_detach_children(dev);
1554 if (error)
1555 return (error);
1556 #ifdef PCI_HP
1557 if (sc->flags & PCIB_HOTPLUG) {
1558 error = pcib_detach_hotplug(sc);
1559 if (error)
1560 return (error);
1561 }
1562 #endif
1563 error = device_delete_children(dev);
1564 if (error)
1565 return (error);
1566 pcib_free_windows(sc);
1567 pcib_free_secbus(dev, &sc->bus);
1568 return (0);
1569 }
1570
1571 int
pcib_resume(device_t dev)1572 pcib_resume(device_t dev)
1573 {
1574
1575 pcib_cfg_restore(device_get_softc(dev));
1576
1577 /*
1578 * Restore the Command register only after restoring the windows.
1579 * The bridge should not be claiming random windows.
1580 */
1581 pci_write_config(dev, PCIR_COMMAND, pci_get_cmdreg(dev), 2);
1582 return (bus_generic_resume(dev));
1583 }
1584
1585 void
pcib_bridge_init(device_t dev)1586 pcib_bridge_init(device_t dev)
1587 {
1588 pci_write_config(dev, PCIR_IOBASEL_1, 0xff, 1);
1589 pci_write_config(dev, PCIR_IOBASEH_1, 0xffff, 2);
1590 pci_write_config(dev, PCIR_IOLIMITL_1, 0, 1);
1591 pci_write_config(dev, PCIR_IOLIMITH_1, 0, 2);
1592 pci_write_config(dev, PCIR_MEMBASE_1, 0xffff, 2);
1593 pci_write_config(dev, PCIR_MEMLIMIT_1, 0, 2);
1594 pci_write_config(dev, PCIR_PMBASEL_1, 0xffff, 2);
1595 pci_write_config(dev, PCIR_PMBASEH_1, 0xffffffff, 4);
1596 pci_write_config(dev, PCIR_PMLIMITL_1, 0, 2);
1597 pci_write_config(dev, PCIR_PMLIMITH_1, 0, 4);
1598 }
1599
1600 int
pcib_child_present(device_t dev,device_t child)1601 pcib_child_present(device_t dev, device_t child)
1602 {
1603 #ifdef PCI_HP
1604 struct pcib_softc *sc = device_get_softc(dev);
1605 int retval;
1606
1607 retval = bus_child_present(dev);
1608 if (retval != 0 && sc->flags & PCIB_HOTPLUG)
1609 retval = pcib_hotplug_present(sc);
1610 return (retval);
1611 #else
1612 return (bus_child_present(dev));
1613 #endif
1614 }
1615
1616 int
pcib_read_ivar(device_t dev,device_t child,int which,uintptr_t * result)1617 pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result)
1618 {
1619 struct pcib_softc *sc = device_get_softc(dev);
1620
1621 switch (which) {
1622 case PCIB_IVAR_DOMAIN:
1623 *result = sc->domain;
1624 return(0);
1625 case PCIB_IVAR_BUS:
1626 *result = sc->bus.sec;
1627 return(0);
1628 }
1629 return(ENOENT);
1630 }
1631
1632 int
pcib_write_ivar(device_t dev,device_t child,int which,uintptr_t value)1633 pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value)
1634 {
1635
1636 switch (which) {
1637 case PCIB_IVAR_DOMAIN:
1638 return(EINVAL);
1639 case PCIB_IVAR_BUS:
1640 return(EINVAL);
1641 }
1642 return(ENOENT);
1643 }
1644
1645 /*
1646 * Attempt to allocate a resource from the existing resources assigned
1647 * to a window.
1648 */
1649 static struct resource *
pcib_suballoc_resource(struct pcib_softc * sc,struct pcib_window * w,device_t child,int type,int * rid,rman_res_t start,rman_res_t end,rman_res_t count,u_int flags)1650 pcib_suballoc_resource(struct pcib_softc *sc, struct pcib_window *w,
1651 device_t child, int type, int *rid, rman_res_t start, rman_res_t end,
1652 rman_res_t count, u_int flags)
1653 {
1654 struct resource *res;
1655
1656 if (!pcib_is_window_open(w))
1657 return (NULL);
1658
1659 res = rman_reserve_resource(&w->rman, start, end, count,
1660 flags & ~RF_ACTIVE, child);
1661 if (res == NULL)
1662 return (NULL);
1663
1664 if (bootverbose)
1665 device_printf(sc->dev,
1666 "allocated %s range (%#jx-%#jx) for rid %x of %s\n",
1667 w->name, rman_get_start(res), rman_get_end(res), *rid,
1668 pcib_child_name(child));
1669 rman_set_rid(res, *rid);
1670 rman_set_type(res, type);
1671
1672 if (flags & RF_ACTIVE) {
1673 if (bus_activate_resource(child, type, *rid, res) != 0) {
1674 rman_release_resource(res);
1675 return (NULL);
1676 }
1677 }
1678
1679 return (res);
1680 }
1681
1682 /* Allocate a fresh resource range for an unconfigured window. */
1683 static int
pcib_alloc_new_window(struct pcib_softc * sc,struct pcib_window * w,int type,rman_res_t start,rman_res_t end,rman_res_t count,u_int flags)1684 pcib_alloc_new_window(struct pcib_softc *sc, struct pcib_window *w, int type,
1685 rman_res_t start, rman_res_t end, rman_res_t count, u_int flags)
1686 {
1687 struct resource *res;
1688 rman_res_t base, limit, wmask;
1689 int rid;
1690
1691 /*
1692 * If this is an I/O window on a bridge with ISA enable set
1693 * and the start address is below 64k, then try to allocate an
1694 * initial window of 0x1000 bytes long starting at address
1695 * 0xf000 and walking down. Note that if the original request
1696 * was larger than the non-aliased range size of 0x100 our
1697 * caller would have raised the start address up to 64k
1698 * already.
1699 */
1700 if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE &&
1701 start < 65536) {
1702 for (base = 0xf000; (long)base >= 0; base -= 0x1000) {
1703 limit = base + 0xfff;
1704
1705 /*
1706 * Skip ranges that wouldn't work for the
1707 * original request. Note that the actual
1708 * window that overlaps are the non-alias
1709 * ranges within [base, limit], so this isn't
1710 * quite a simple comparison.
1711 */
1712 if (start + count > limit - 0x400)
1713 continue;
1714 if (base == 0) {
1715 /*
1716 * The first open region for the window at
1717 * 0 is 0x400-0x4ff.
1718 */
1719 if (end - count + 1 < 0x400)
1720 continue;
1721 } else {
1722 if (end - count + 1 < base)
1723 continue;
1724 }
1725
1726 if (pcib_alloc_nonisa_ranges(sc, base, limit) == 0) {
1727 w->base = base;
1728 w->limit = limit;
1729 return (0);
1730 }
1731 }
1732 return (ENOSPC);
1733 }
1734
1735 wmask = ((rman_res_t)1 << w->step) - 1;
1736 if (RF_ALIGNMENT(flags) < w->step) {
1737 flags &= ~RF_ALIGNMENT_MASK;
1738 flags |= RF_ALIGNMENT_LOG2(w->step);
1739 }
1740 start &= ~wmask;
1741 end |= wmask;
1742 count = roundup2(count, (rman_res_t)1 << w->step);
1743 rid = w->reg;
1744 res = bus_alloc_resource(sc->dev, type, &rid, start, end, count,
1745 flags | RF_ACTIVE | RF_UNMAPPED);
1746 if (res == NULL)
1747 return (ENOSPC);
1748 pcib_add_window_resources(w, &res, 1);
1749 pcib_activate_window(sc, type);
1750 w->base = rman_get_start(res);
1751 w->limit = rman_get_end(res);
1752 return (0);
1753 }
1754
1755 /* Try to expand an existing window to the requested base and limit. */
1756 static int
pcib_expand_window(struct pcib_softc * sc,struct pcib_window * w,int type,rman_res_t base,rman_res_t limit)1757 pcib_expand_window(struct pcib_softc *sc, struct pcib_window *w, int type,
1758 rman_res_t base, rman_res_t limit)
1759 {
1760 struct resource *res;
1761 int error, i, force_64k_base;
1762
1763 KASSERT(base <= w->base && limit >= w->limit,
1764 ("attempting to shrink window"));
1765
1766 /*
1767 * XXX: pcib_grow_window() doesn't try to do this anyway and
1768 * the error handling for all the edge cases would be tedious.
1769 */
1770 KASSERT(limit == w->limit || base == w->base,
1771 ("attempting to grow both ends of a window"));
1772
1773 /*
1774 * Yet more special handling for requests to expand an I/O
1775 * window behind an ISA-enabled bridge. Since I/O windows
1776 * have to grow in 0x1000 increments and the end of the 0xffff
1777 * range is an alias, growing a window below 64k will always
1778 * result in allocating new resources and never adjusting an
1779 * existing resource.
1780 */
1781 if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE &&
1782 (limit <= 65535 || (base <= 65535 && base != w->base))) {
1783 KASSERT(limit == w->limit || limit <= 65535,
1784 ("attempting to grow both ends across 64k ISA alias"));
1785
1786 if (base != w->base)
1787 error = pcib_alloc_nonisa_ranges(sc, base, w->base - 1);
1788 else
1789 error = pcib_alloc_nonisa_ranges(sc, w->limit + 1,
1790 limit);
1791 if (error == 0) {
1792 w->base = base;
1793 w->limit = limit;
1794 }
1795 return (error);
1796 }
1797
1798 /*
1799 * Find the existing resource to adjust. Usually there is only one,
1800 * but for an ISA-enabled bridge we might be growing the I/O window
1801 * above 64k and need to find the existing resource that maps all
1802 * of the area above 64k.
1803 */
1804 for (i = 0; i < w->count; i++) {
1805 if (rman_get_end(w->res[i]) == w->limit)
1806 break;
1807 }
1808 KASSERT(i != w->count, ("did not find existing resource"));
1809 res = w->res[i];
1810
1811 /*
1812 * Usually the resource we found should match the window's
1813 * existing range. The one exception is the ISA-enabled case
1814 * mentioned above in which case the resource should start at
1815 * 64k.
1816 */
1817 if (type == SYS_RES_IOPORT && sc->bridgectl & PCIB_BCR_ISA_ENABLE &&
1818 w->base <= 65535) {
1819 KASSERT(rman_get_start(res) == 65536,
1820 ("existing resource mismatch"));
1821 force_64k_base = 1;
1822 } else {
1823 KASSERT(w->base == rman_get_start(res),
1824 ("existing resource mismatch"));
1825 force_64k_base = 0;
1826 }
1827
1828 error = bus_adjust_resource(sc->dev, type, res, force_64k_base ?
1829 rman_get_start(res) : base, limit);
1830 if (error)
1831 return (error);
1832
1833 /* Add the newly allocated region to the resource manager. */
1834 if (w->base != base) {
1835 error = rman_manage_region(&w->rman, base, w->base - 1);
1836 w->base = base;
1837 } else {
1838 error = rman_manage_region(&w->rman, w->limit + 1, limit);
1839 w->limit = limit;
1840 }
1841 if (error) {
1842 if (bootverbose)
1843 device_printf(sc->dev,
1844 "failed to expand %s resource manager\n", w->name);
1845 (void)bus_adjust_resource(sc->dev, type, res, force_64k_base ?
1846 rman_get_start(res) : w->base, w->limit);
1847 }
1848 return (error);
1849 }
1850
1851 /*
1852 * Attempt to grow a window to make room for a given resource request.
1853 */
1854 static int
pcib_grow_window(struct pcib_softc * sc,struct pcib_window * w,int type,rman_res_t start,rman_res_t end,rman_res_t count,u_int flags)1855 pcib_grow_window(struct pcib_softc *sc, struct pcib_window *w, int type,
1856 rman_res_t start, rman_res_t end, rman_res_t count, u_int flags)
1857 {
1858 rman_res_t align, start_free, end_free, front, back, wmask;
1859 int error;
1860
1861 /*
1862 * Clamp the desired resource range to the maximum address
1863 * this window supports. Reject impossible requests.
1864 *
1865 * For I/O port requests behind a bridge with the ISA enable
1866 * bit set, force large allocations to start above 64k.
1867 */
1868 if (!w->valid)
1869 return (EINVAL);
1870 if (sc->bridgectl & PCIB_BCR_ISA_ENABLE && count > 0x100 &&
1871 start < 65536)
1872 start = 65536;
1873 if (end > w->rman.rm_end)
1874 end = w->rman.rm_end;
1875 if (start + count - 1 > end || start + count < start)
1876 return (EINVAL);
1877 wmask = ((rman_res_t)1 << w->step) - 1;
1878
1879 /*
1880 * If there is no resource at all, just try to allocate enough
1881 * aligned space for this resource.
1882 */
1883 if (w->res == NULL) {
1884 error = pcib_alloc_new_window(sc, w, type, start, end, count,
1885 flags);
1886 if (error) {
1887 if (bootverbose)
1888 device_printf(sc->dev,
1889 "failed to allocate initial %s window (%#jx-%#jx,%#jx)\n",
1890 w->name, start, end, count);
1891 return (error);
1892 }
1893 if (bootverbose)
1894 device_printf(sc->dev,
1895 "allocated initial %s window of %#jx-%#jx\n",
1896 w->name, (uintmax_t)w->base, (uintmax_t)w->limit);
1897 goto updatewin;
1898 }
1899
1900 /*
1901 * See if growing the window would help. Compute the minimum
1902 * amount of address space needed on both the front and back
1903 * ends of the existing window to satisfy the allocation.
1904 *
1905 * For each end, build a candidate region adjusting for the
1906 * required alignment, etc. If there is a free region at the
1907 * edge of the window, grow from the inner edge of the free
1908 * region. Otherwise grow from the window boundary.
1909 *
1910 * Growing an I/O window below 64k for a bridge with the ISA
1911 * enable bit doesn't require any special magic as the step
1912 * size of an I/O window (1k) always includes multiple
1913 * non-alias ranges when it is grown in either direction.
1914 *
1915 * XXX: Special case: if w->res is completely empty and the
1916 * request size is larger than w->res, we should find the
1917 * optimal aligned buffer containing w->res and allocate that.
1918 */
1919 if (bootverbose)
1920 device_printf(sc->dev,
1921 "attempting to grow %s window for (%#jx-%#jx,%#jx)\n",
1922 w->name, start, end, count);
1923 align = (rman_res_t)1 << RF_ALIGNMENT(flags);
1924 if (start < w->base) {
1925 if (rman_first_free_region(&w->rman, &start_free, &end_free) !=
1926 0 || start_free != w->base)
1927 end_free = w->base;
1928 if (end_free > end)
1929 end_free = end + 1;
1930
1931 /* Move end_free down until it is properly aligned. */
1932 end_free &= ~(align - 1);
1933 end_free--;
1934 front = end_free - (count - 1);
1935
1936 /*
1937 * The resource would now be allocated at (front,
1938 * end_free). Ensure that fits in the (start, end)
1939 * bounds. end_free is checked above. If 'front' is
1940 * ok, ensure it is properly aligned for this window.
1941 * Also check for underflow.
1942 */
1943 if (front >= start && front <= end_free) {
1944 if (bootverbose)
1945 printf("\tfront candidate range: %#jx-%#jx\n",
1946 front, end_free);
1947 front &= ~wmask;
1948 front = w->base - front;
1949 } else
1950 front = 0;
1951 } else
1952 front = 0;
1953 if (end > w->limit) {
1954 if (rman_last_free_region(&w->rman, &start_free, &end_free) !=
1955 0 || end_free != w->limit)
1956 start_free = w->limit + 1;
1957 if (start_free < start)
1958 start_free = start;
1959
1960 /* Move start_free up until it is properly aligned. */
1961 start_free = roundup2(start_free, align);
1962 back = start_free + count - 1;
1963
1964 /*
1965 * The resource would now be allocated at (start_free,
1966 * back). Ensure that fits in the (start, end)
1967 * bounds. start_free is checked above. If 'back' is
1968 * ok, ensure it is properly aligned for this window.
1969 * Also check for overflow.
1970 */
1971 if (back <= end && start_free <= back) {
1972 if (bootverbose)
1973 printf("\tback candidate range: %#jx-%#jx\n",
1974 start_free, back);
1975 back |= wmask;
1976 back -= w->limit;
1977 } else
1978 back = 0;
1979 } else
1980 back = 0;
1981
1982 /*
1983 * Try to allocate the smallest needed region first.
1984 * If that fails, fall back to the other region.
1985 */
1986 error = ENOSPC;
1987 while (front != 0 || back != 0) {
1988 if (front != 0 && (front <= back || back == 0)) {
1989 error = pcib_expand_window(sc, w, type, w->base - front,
1990 w->limit);
1991 if (error == 0)
1992 break;
1993 front = 0;
1994 } else {
1995 error = pcib_expand_window(sc, w, type, w->base,
1996 w->limit + back);
1997 if (error == 0)
1998 break;
1999 back = 0;
2000 }
2001 }
2002
2003 if (error)
2004 return (error);
2005 if (bootverbose)
2006 device_printf(sc->dev, "grew %s window to %#jx-%#jx\n",
2007 w->name, (uintmax_t)w->base, (uintmax_t)w->limit);
2008
2009 updatewin:
2010 /* Write the new window. */
2011 KASSERT((w->base & wmask) == 0, ("start address is not aligned"));
2012 KASSERT((w->limit & wmask) == wmask, ("end address is not aligned"));
2013 pcib_write_windows(sc, w->mask);
2014 return (0);
2015 }
2016
2017 /*
2018 * We have to trap resource allocation requests and ensure that the bridge
2019 * is set up to, or capable of handling them.
2020 */
2021 static struct resource *
pcib_alloc_resource(device_t dev,device_t child,int type,int * rid,rman_res_t start,rman_res_t end,rman_res_t count,u_int flags)2022 pcib_alloc_resource(device_t dev, device_t child, int type, int *rid,
2023 rman_res_t start, rman_res_t end, rman_res_t count, u_int flags)
2024 {
2025 struct pcib_softc *sc;
2026 struct resource *r;
2027
2028 sc = device_get_softc(dev);
2029
2030 /*
2031 * VGA resources are decoded iff the VGA enable bit is set in
2032 * the bridge control register. VGA resources do not fall into
2033 * the resource windows and are passed up to the parent.
2034 */
2035 if ((type == SYS_RES_IOPORT && pci_is_vga_ioport_range(start, end)) ||
2036 (type == SYS_RES_MEMORY && pci_is_vga_memory_range(start, end))) {
2037 if (sc->bridgectl & PCIB_BCR_VGA_ENABLE)
2038 return (bus_generic_alloc_resource(dev, child, type,
2039 rid, start, end, count, flags));
2040 else
2041 return (NULL);
2042 }
2043
2044 switch (type) {
2045 case PCI_RES_BUS:
2046 return (pcib_alloc_subbus(&sc->bus, child, rid, start, end,
2047 count, flags));
2048 case SYS_RES_IOPORT:
2049 if (pcib_is_isa_range(sc, start, end, count))
2050 return (NULL);
2051 r = pcib_suballoc_resource(sc, &sc->io, child, type, rid, start,
2052 end, count, flags);
2053 if (r != NULL || (sc->flags & PCIB_SUBTRACTIVE) != 0)
2054 break;
2055 if (pcib_grow_window(sc, &sc->io, type, start, end, count,
2056 flags) == 0)
2057 r = pcib_suballoc_resource(sc, &sc->io, child, type,
2058 rid, start, end, count, flags);
2059 break;
2060 case SYS_RES_MEMORY:
2061 /*
2062 * For prefetchable resources, prefer the prefetchable
2063 * memory window, but fall back to the regular memory
2064 * window if that fails. Try both windows before
2065 * attempting to grow a window in case the firmware
2066 * has used a range in the regular memory window to
2067 * map a prefetchable BAR.
2068 */
2069 if (flags & RF_PREFETCHABLE) {
2070 r = pcib_suballoc_resource(sc, &sc->pmem, child, type,
2071 rid, start, end, count, flags);
2072 if (r != NULL)
2073 break;
2074 }
2075 r = pcib_suballoc_resource(sc, &sc->mem, child, type, rid,
2076 start, end, count, flags);
2077 if (r != NULL || (sc->flags & PCIB_SUBTRACTIVE) != 0)
2078 break;
2079 if (flags & RF_PREFETCHABLE) {
2080 if (pcib_grow_window(sc, &sc->pmem, type, start, end,
2081 count, flags) == 0) {
2082 r = pcib_suballoc_resource(sc, &sc->pmem, child,
2083 type, rid, start, end, count, flags);
2084 if (r != NULL)
2085 break;
2086 }
2087 }
2088 if (pcib_grow_window(sc, &sc->mem, type, start, end, count,
2089 flags & ~RF_PREFETCHABLE) == 0)
2090 r = pcib_suballoc_resource(sc, &sc->mem, child, type,
2091 rid, start, end, count, flags);
2092 break;
2093 default:
2094 return (bus_generic_alloc_resource(dev, child, type, rid,
2095 start, end, count, flags));
2096 }
2097
2098 /*
2099 * If attempts to suballocate from the window fail but this is a
2100 * subtractive bridge, pass the request up the tree.
2101 */
2102 if (sc->flags & PCIB_SUBTRACTIVE && r == NULL)
2103 return (bus_generic_alloc_resource(dev, child, type, rid,
2104 start, end, count, flags));
2105 return (r);
2106 }
2107
2108 static int
pcib_adjust_resource(device_t bus,device_t child,struct resource * r,rman_res_t start,rman_res_t end)2109 pcib_adjust_resource(device_t bus, device_t child, struct resource *r,
2110 rman_res_t start, rman_res_t end)
2111 {
2112 struct pcib_softc *sc;
2113 struct pcib_window *w;
2114 rman_res_t wmask;
2115 int error, type;
2116
2117 sc = device_get_softc(bus);
2118 type = rman_get_type(r);
2119
2120 /*
2121 * If the resource wasn't sub-allocated from one of our region
2122 * managers then just pass the request up.
2123 */
2124 if (!pcib_is_resource_managed(sc, r))
2125 return (bus_generic_adjust_resource(bus, child, r, start, end));
2126
2127 if (type == PCI_RES_BUS) {
2128 /*
2129 * If our bus range isn't big enough to grow the sub-allocation
2130 * then we need to grow our bus range. Any request that would
2131 * require us to decrease the start of our own bus range is
2132 * invalid, we can only extend the end; ignore such requests
2133 * and let rman_adjust_resource fail below.
2134 */
2135 if (start >= sc->bus.sec && end > sc->bus.sub) {
2136 error = pcib_grow_subbus(&sc->bus, end);
2137 if (error != 0)
2138 return (error);
2139 }
2140 } else {
2141 /*
2142 * Resource is managed and not a secondary bus number, must
2143 * be from one of our windows.
2144 */
2145 w = pcib_get_resource_window(sc, r);
2146 KASSERT(w != NULL,
2147 ("%s: no window for resource (%#jx-%#jx) type %d",
2148 __func__, rman_get_start(r), rman_get_end(r), type));
2149
2150 /*
2151 * If our window isn't big enough to grow the sub-allocation
2152 * then we need to expand the window.
2153 */
2154 if (start < w->base || end > w->limit) {
2155 wmask = ((rman_res_t)1 << w->step) - 1;
2156 error = pcib_expand_window(sc, w, type,
2157 MIN(start & ~wmask, w->base),
2158 MAX(end | wmask, w->limit));
2159 if (error != 0)
2160 return (error);
2161 if (bootverbose)
2162 device_printf(sc->dev,
2163 "grew %s window to %#jx-%#jx\n",
2164 w->name, (uintmax_t)w->base,
2165 (uintmax_t)w->limit);
2166 pcib_write_windows(sc, w->mask);
2167 }
2168 }
2169
2170 return (rman_adjust_resource(r, start, end));
2171 }
2172
2173 static int
pcib_release_resource(device_t dev,device_t child,struct resource * r)2174 pcib_release_resource(device_t dev, device_t child, struct resource *r)
2175 {
2176 struct pcib_softc *sc;
2177 int error;
2178
2179 sc = device_get_softc(dev);
2180 if (pcib_is_resource_managed(sc, r)) {
2181 if (rman_get_flags(r) & RF_ACTIVE) {
2182 error = bus_deactivate_resource(child, r);
2183 if (error)
2184 return (error);
2185 }
2186 return (rman_release_resource(r));
2187 }
2188 return (bus_generic_release_resource(dev, child, r));
2189 }
2190
2191 static int
pcib_activate_resource(device_t dev,device_t child,struct resource * r)2192 pcib_activate_resource(device_t dev, device_t child, struct resource *r)
2193 {
2194 struct pcib_softc *sc = device_get_softc(dev);
2195 struct resource_map map;
2196 int error, type;
2197
2198 if (!pcib_is_resource_managed(sc, r))
2199 return (bus_generic_activate_resource(dev, child, r));
2200
2201 error = rman_activate_resource(r);
2202 if (error != 0)
2203 return (error);
2204
2205 type = rman_get_type(r);
2206 if ((rman_get_flags(r) & RF_UNMAPPED) == 0 &&
2207 (type == SYS_RES_MEMORY || type == SYS_RES_IOPORT)) {
2208 error = BUS_MAP_RESOURCE(dev, child, r, NULL, &map);
2209 if (error != 0) {
2210 rman_deactivate_resource(r);
2211 return (error);
2212 }
2213
2214 rman_set_mapping(r, &map);
2215 }
2216 return (0);
2217 }
2218
2219 static int
pcib_deactivate_resource(device_t dev,device_t child,struct resource * r)2220 pcib_deactivate_resource(device_t dev, device_t child, struct resource *r)
2221 {
2222 struct pcib_softc *sc = device_get_softc(dev);
2223 struct resource_map map;
2224 int error, type;
2225
2226 if (!pcib_is_resource_managed(sc, r))
2227 return (bus_generic_deactivate_resource(dev, child, r));
2228
2229 error = rman_deactivate_resource(r);
2230 if (error != 0)
2231 return (error);
2232
2233 type = rman_get_type(r);
2234 if ((rman_get_flags(r) & RF_UNMAPPED) == 0 &&
2235 (type == SYS_RES_MEMORY || type == SYS_RES_IOPORT)) {
2236 rman_get_mapping(r, &map);
2237 BUS_UNMAP_RESOURCE(dev, child, r, &map);
2238 }
2239 return (0);
2240 }
2241
2242 static struct resource *
pcib_find_parent_resource(struct pcib_window * w,struct resource * r)2243 pcib_find_parent_resource(struct pcib_window *w, struct resource *r)
2244 {
2245 for (int i = 0; i < w->count; i++) {
2246 if (rman_get_start(w->res[i]) <= rman_get_start(r) &&
2247 rman_get_end(w->res[i]) >= rman_get_end(r))
2248 return (w->res[i]);
2249 }
2250 return (NULL);
2251 }
2252
2253 static int
pcib_map_resource(device_t dev,device_t child,struct resource * r,struct resource_map_request * argsp,struct resource_map * map)2254 pcib_map_resource(device_t dev, device_t child, struct resource *r,
2255 struct resource_map_request *argsp, struct resource_map *map)
2256 {
2257 struct pcib_softc *sc = device_get_softc(dev);
2258 struct resource_map_request args;
2259 struct pcib_window *w;
2260 struct resource *pres;
2261 rman_res_t length, start;
2262 int error;
2263
2264 w = pcib_get_resource_window(sc, r);
2265 if (w == NULL)
2266 return (bus_generic_map_resource(dev, child, r, argsp, map));
2267
2268 /* Resources must be active to be mapped. */
2269 if (!(rman_get_flags(r) & RF_ACTIVE))
2270 return (ENXIO);
2271
2272 resource_init_map_request(&args);
2273 error = resource_validate_map_request(r, argsp, &args, &start, &length);
2274 if (error)
2275 return (error);
2276
2277 pres = pcib_find_parent_resource(w, r);
2278 if (pres == NULL)
2279 return (ENOENT);
2280
2281 args.offset = start - rman_get_start(pres);
2282 args.length = length;
2283 return (bus_map_resource(dev, pres, &args, map));
2284 }
2285
2286 static int
pcib_unmap_resource(device_t dev,device_t child,struct resource * r,struct resource_map * map)2287 pcib_unmap_resource(device_t dev, device_t child, struct resource *r,
2288 struct resource_map *map)
2289 {
2290 struct pcib_softc *sc = device_get_softc(dev);
2291 struct pcib_window *w;
2292 struct resource *pres;
2293
2294 w = pcib_get_resource_window(sc, r);
2295 if (w == NULL)
2296 return (bus_generic_unmap_resource(dev, child, r, map));
2297
2298 pres = pcib_find_parent_resource(w, r);
2299 if (pres == NULL)
2300 return (ENOENT);
2301 return (bus_unmap_resource(dev, pres, map));
2302 }
2303
2304 /*
2305 * If ARI is enabled on this downstream port, translate the function number
2306 * to the non-ARI slot/function. The downstream port will convert it back in
2307 * hardware. If ARI is not enabled slot and func are not modified.
2308 */
2309 static __inline void
pcib_xlate_ari(device_t pcib,int bus,int * slot,int * func)2310 pcib_xlate_ari(device_t pcib, int bus, int *slot, int *func)
2311 {
2312 struct pcib_softc *sc;
2313 int ari_func;
2314
2315 sc = device_get_softc(pcib);
2316 ari_func = *func;
2317
2318 if (sc->flags & PCIB_ENABLE_ARI) {
2319 KASSERT(*slot == 0,
2320 ("Non-zero slot number with ARI enabled!"));
2321 *slot = PCIE_ARI_SLOT(ari_func);
2322 *func = PCIE_ARI_FUNC(ari_func);
2323 }
2324 }
2325
2326 static void
pcib_enable_ari(struct pcib_softc * sc,uint32_t pcie_pos)2327 pcib_enable_ari(struct pcib_softc *sc, uint32_t pcie_pos)
2328 {
2329 uint32_t ctl2;
2330
2331 ctl2 = pci_read_config(sc->dev, pcie_pos + PCIER_DEVICE_CTL2, 4);
2332 ctl2 |= PCIEM_CTL2_ARI;
2333 pci_write_config(sc->dev, pcie_pos + PCIER_DEVICE_CTL2, ctl2, 4);
2334
2335 sc->flags |= PCIB_ENABLE_ARI;
2336 }
2337
2338 /*
2339 * PCIB interface.
2340 */
2341 int
pcib_maxslots(device_t dev)2342 pcib_maxslots(device_t dev)
2343 {
2344 #if !defined(__amd64__) && !defined(__i386__)
2345 uint32_t pcie_pos;
2346 uint16_t val;
2347
2348 /*
2349 * If this is a PCIe rootport or downstream switch port, there's only
2350 * one slot permitted.
2351 */
2352 if (pci_find_cap(dev, PCIY_EXPRESS, &pcie_pos) == 0) {
2353 val = pci_read_config(dev, pcie_pos + PCIER_FLAGS, 2);
2354 val &= PCIEM_FLAGS_TYPE;
2355 if (val == PCIEM_TYPE_ROOT_PORT ||
2356 val == PCIEM_TYPE_DOWNSTREAM_PORT)
2357 return (0);
2358 }
2359 #endif
2360 return (PCI_SLOTMAX);
2361 }
2362
2363 static int
pcib_ari_maxslots(device_t dev)2364 pcib_ari_maxslots(device_t dev)
2365 {
2366 struct pcib_softc *sc;
2367
2368 sc = device_get_softc(dev);
2369
2370 if (sc->flags & PCIB_ENABLE_ARI)
2371 return (PCIE_ARI_SLOTMAX);
2372 else
2373 return (pcib_maxslots(dev));
2374 }
2375
2376 static int
pcib_ari_maxfuncs(device_t dev)2377 pcib_ari_maxfuncs(device_t dev)
2378 {
2379 struct pcib_softc *sc;
2380
2381 sc = device_get_softc(dev);
2382
2383 if (sc->flags & PCIB_ENABLE_ARI)
2384 return (PCIE_ARI_FUNCMAX);
2385 else
2386 return (PCI_FUNCMAX);
2387 }
2388
2389 static void
pcib_ari_decode_rid(device_t pcib,uint16_t rid,int * bus,int * slot,int * func)2390 pcib_ari_decode_rid(device_t pcib, uint16_t rid, int *bus, int *slot,
2391 int *func)
2392 {
2393 struct pcib_softc *sc;
2394
2395 sc = device_get_softc(pcib);
2396
2397 *bus = PCI_RID2BUS(rid);
2398 if (sc->flags & PCIB_ENABLE_ARI) {
2399 *slot = PCIE_ARI_RID2SLOT(rid);
2400 *func = PCIE_ARI_RID2FUNC(rid);
2401 } else {
2402 *slot = PCI_RID2SLOT(rid);
2403 *func = PCI_RID2FUNC(rid);
2404 }
2405 }
2406
2407 /*
2408 * Since we are a child of a PCI bus, its parent must support the pcib interface.
2409 */
2410 static uint32_t
pcib_read_config(device_t dev,u_int b,u_int s,u_int f,u_int reg,int width)2411 pcib_read_config(device_t dev, u_int b, u_int s, u_int f, u_int reg, int width)
2412 {
2413 #ifdef PCI_HP
2414 struct pcib_softc *sc;
2415
2416 sc = device_get_softc(dev);
2417 if (!pcib_present(sc)) {
2418 switch (width) {
2419 case 2:
2420 return (0xffff);
2421 case 1:
2422 return (0xff);
2423 default:
2424 return (0xffffffff);
2425 }
2426 }
2427 #endif
2428 pcib_xlate_ari(dev, b, &s, &f);
2429 return(PCIB_READ_CONFIG(device_get_parent(device_get_parent(dev)), b, s,
2430 f, reg, width));
2431 }
2432
2433 static void
pcib_write_config(device_t dev,u_int b,u_int s,u_int f,u_int reg,uint32_t val,int width)2434 pcib_write_config(device_t dev, u_int b, u_int s, u_int f, u_int reg, uint32_t val, int width)
2435 {
2436 #ifdef PCI_HP
2437 struct pcib_softc *sc;
2438
2439 sc = device_get_softc(dev);
2440 if (!pcib_present(sc))
2441 return;
2442 #endif
2443 pcib_xlate_ari(dev, b, &s, &f);
2444 PCIB_WRITE_CONFIG(device_get_parent(device_get_parent(dev)), b, s, f,
2445 reg, val, width);
2446 }
2447
2448 /*
2449 * Route an interrupt across a PCI bridge.
2450 */
2451 int
pcib_route_interrupt(device_t pcib,device_t dev,int pin)2452 pcib_route_interrupt(device_t pcib, device_t dev, int pin)
2453 {
2454 device_t bus;
2455 int parent_intpin;
2456 int intnum;
2457
2458 /*
2459 *
2460 * The PCI standard defines a swizzle of the child-side device/intpin to
2461 * the parent-side intpin as follows.
2462 *
2463 * device = device on child bus
2464 * child_intpin = intpin on child bus slot (0-3)
2465 * parent_intpin = intpin on parent bus slot (0-3)
2466 *
2467 * parent_intpin = (device + child_intpin) % 4
2468 */
2469 parent_intpin = (pci_get_slot(dev) + (pin - 1)) % 4;
2470
2471 /*
2472 * Our parent is a PCI bus. Its parent must export the pcib interface
2473 * which includes the ability to route interrupts.
2474 */
2475 bus = device_get_parent(pcib);
2476 intnum = PCIB_ROUTE_INTERRUPT(device_get_parent(bus), pcib, parent_intpin + 1);
2477 if (PCI_INTERRUPT_VALID(intnum) && bootverbose) {
2478 device_printf(pcib, "slot %d INT%c is routed to irq %d\n",
2479 pci_get_slot(dev), 'A' + pin - 1, intnum);
2480 }
2481 return(intnum);
2482 }
2483
2484 /* Pass request to alloc MSI/MSI-X messages up to the parent bridge. */
2485 int
pcib_alloc_msi(device_t pcib,device_t dev,int count,int maxcount,int * irqs)2486 pcib_alloc_msi(device_t pcib, device_t dev, int count, int maxcount, int *irqs)
2487 {
2488 struct pcib_softc *sc = device_get_softc(pcib);
2489 device_t bus;
2490
2491 if (sc->flags & PCIB_DISABLE_MSI)
2492 return (ENXIO);
2493 bus = device_get_parent(pcib);
2494 return (PCIB_ALLOC_MSI(device_get_parent(bus), dev, count, maxcount,
2495 irqs));
2496 }
2497
2498 /* Pass request to release MSI/MSI-X messages up to the parent bridge. */
2499 int
pcib_release_msi(device_t pcib,device_t dev,int count,int * irqs)2500 pcib_release_msi(device_t pcib, device_t dev, int count, int *irqs)
2501 {
2502 device_t bus;
2503
2504 bus = device_get_parent(pcib);
2505 return (PCIB_RELEASE_MSI(device_get_parent(bus), dev, count, irqs));
2506 }
2507
2508 /* Pass request to alloc an MSI-X message up to the parent bridge. */
2509 int
pcib_alloc_msix(device_t pcib,device_t dev,int * irq)2510 pcib_alloc_msix(device_t pcib, device_t dev, int *irq)
2511 {
2512 struct pcib_softc *sc = device_get_softc(pcib);
2513 device_t bus;
2514
2515 if (sc->flags & PCIB_DISABLE_MSIX)
2516 return (ENXIO);
2517 bus = device_get_parent(pcib);
2518 return (PCIB_ALLOC_MSIX(device_get_parent(bus), dev, irq));
2519 }
2520
2521 /* Pass request to release an MSI-X message up to the parent bridge. */
2522 int
pcib_release_msix(device_t pcib,device_t dev,int irq)2523 pcib_release_msix(device_t pcib, device_t dev, int irq)
2524 {
2525 device_t bus;
2526
2527 bus = device_get_parent(pcib);
2528 return (PCIB_RELEASE_MSIX(device_get_parent(bus), dev, irq));
2529 }
2530
2531 /* Pass request to map MSI/MSI-X message up to parent bridge. */
2532 int
pcib_map_msi(device_t pcib,device_t dev,int irq,uint64_t * addr,uint32_t * data)2533 pcib_map_msi(device_t pcib, device_t dev, int irq, uint64_t *addr,
2534 uint32_t *data)
2535 {
2536 device_t bus;
2537 int error;
2538
2539 bus = device_get_parent(pcib);
2540 error = PCIB_MAP_MSI(device_get_parent(bus), dev, irq, addr, data);
2541 if (error)
2542 return (error);
2543
2544 pci_ht_map_msi(pcib, *addr);
2545 return (0);
2546 }
2547
2548 /* Pass request for device power state up to parent bridge. */
2549 int
pcib_power_for_sleep(device_t pcib,device_t dev,int * pstate)2550 pcib_power_for_sleep(device_t pcib, device_t dev, int *pstate)
2551 {
2552 device_t bus;
2553
2554 bus = device_get_parent(pcib);
2555 return (PCIB_POWER_FOR_SLEEP(bus, dev, pstate));
2556 }
2557
2558 static int
pcib_ari_enabled(device_t pcib)2559 pcib_ari_enabled(device_t pcib)
2560 {
2561 struct pcib_softc *sc;
2562
2563 sc = device_get_softc(pcib);
2564
2565 return ((sc->flags & PCIB_ENABLE_ARI) != 0);
2566 }
2567
2568 static int
pcib_ari_get_id(device_t pcib,device_t dev,enum pci_id_type type,uintptr_t * id)2569 pcib_ari_get_id(device_t pcib, device_t dev, enum pci_id_type type,
2570 uintptr_t *id)
2571 {
2572 struct pcib_softc *sc;
2573 device_t bus_dev;
2574 uint8_t bus, slot, func;
2575
2576 if (type != PCI_ID_RID) {
2577 bus_dev = device_get_parent(pcib);
2578 return (PCIB_GET_ID(device_get_parent(bus_dev), dev, type, id));
2579 }
2580
2581 sc = device_get_softc(pcib);
2582
2583 if (sc->flags & PCIB_ENABLE_ARI) {
2584 bus = pci_get_bus(dev);
2585 func = pci_get_function(dev);
2586
2587 *id = (PCI_ARI_RID(bus, func));
2588 } else {
2589 bus = pci_get_bus(dev);
2590 slot = pci_get_slot(dev);
2591 func = pci_get_function(dev);
2592
2593 *id = (PCI_RID(bus, slot, func));
2594 }
2595
2596 return (0);
2597 }
2598
2599 /*
2600 * Check that the downstream port (pcib) and the endpoint device (dev) both
2601 * support ARI. If so, enable it and return 0, otherwise return an error.
2602 */
2603 static int
pcib_try_enable_ari(device_t pcib,device_t dev)2604 pcib_try_enable_ari(device_t pcib, device_t dev)
2605 {
2606 struct pcib_softc *sc;
2607 int error;
2608 uint32_t cap2;
2609 int ari_cap_off;
2610 uint32_t ari_ver;
2611 uint32_t pcie_pos;
2612
2613 sc = device_get_softc(pcib);
2614
2615 /*
2616 * ARI is controlled in a register in the PCIe capability structure.
2617 * If the downstream port does not have the PCIe capability structure
2618 * then it does not support ARI.
2619 */
2620 error = pci_find_cap(pcib, PCIY_EXPRESS, &pcie_pos);
2621 if (error != 0)
2622 return (ENODEV);
2623
2624 /* Check that the PCIe port advertises ARI support. */
2625 cap2 = pci_read_config(pcib, pcie_pos + PCIER_DEVICE_CAP2, 4);
2626 if (!(cap2 & PCIEM_CAP2_ARI))
2627 return (ENODEV);
2628
2629 /*
2630 * Check that the endpoint device advertises ARI support via the ARI
2631 * extended capability structure.
2632 */
2633 error = pci_find_extcap(dev, PCIZ_ARI, &ari_cap_off);
2634 if (error != 0)
2635 return (ENODEV);
2636
2637 /*
2638 * Finally, check that the endpoint device supports the same version
2639 * of ARI that we do.
2640 */
2641 ari_ver = pci_read_config(dev, ari_cap_off, 4);
2642 if (PCI_EXTCAP_VER(ari_ver) != PCIB_SUPPORTED_ARI_VER) {
2643 if (bootverbose)
2644 device_printf(pcib,
2645 "Unsupported version of ARI (%d) detected\n",
2646 PCI_EXTCAP_VER(ari_ver));
2647
2648 return (ENXIO);
2649 }
2650
2651 pcib_enable_ari(sc, pcie_pos);
2652
2653 return (0);
2654 }
2655
2656 int
pcib_request_feature_allow(device_t pcib,device_t dev,enum pci_feature feature)2657 pcib_request_feature_allow(device_t pcib, device_t dev,
2658 enum pci_feature feature)
2659 {
2660 /*
2661 * No host firmware we have to negotiate with, so we allow
2662 * every valid feature requested.
2663 */
2664 switch (feature) {
2665 case PCI_FEATURE_AER:
2666 case PCI_FEATURE_HP:
2667 break;
2668 default:
2669 return (EINVAL);
2670 }
2671
2672 return (0);
2673 }
2674
2675 int
pcib_request_feature(device_t dev,enum pci_feature feature)2676 pcib_request_feature(device_t dev, enum pci_feature feature)
2677 {
2678
2679 /*
2680 * Invoke PCIB_REQUEST_FEATURE of this bridge first in case
2681 * the firmware overrides the method of PCI-PCI bridges.
2682 */
2683 return (PCIB_REQUEST_FEATURE(dev, dev, feature));
2684 }
2685
2686 /*
2687 * Pass the request to use this PCI feature up the tree. Either there's a
2688 * firmware like ACPI that's using this feature that will approve (or deny) the
2689 * request to take it over, or the platform has no such firmware, in which case
2690 * the request will be approved. If the request is approved, the OS is expected
2691 * to make use of the feature or render it harmless.
2692 */
2693 static int
pcib_request_feature_default(device_t pcib,device_t dev,enum pci_feature feature)2694 pcib_request_feature_default(device_t pcib, device_t dev,
2695 enum pci_feature feature)
2696 {
2697 device_t bus;
2698
2699 /*
2700 * Our parent is necessarily a pci bus. Its parent will either be
2701 * another pci bridge (which passes it up) or a host bridge that can
2702 * approve or reject the request.
2703 */
2704 bus = device_get_parent(pcib);
2705 return (PCIB_REQUEST_FEATURE(device_get_parent(bus), dev, feature));
2706 }
2707
2708 static int
pcib_reset_child(device_t dev,device_t child,int flags)2709 pcib_reset_child(device_t dev, device_t child, int flags)
2710 {
2711 struct pci_devinfo *pdinfo;
2712 int error;
2713
2714 error = 0;
2715 if (dev == NULL || device_get_parent(child) != dev)
2716 goto out;
2717 error = ENXIO;
2718 if (device_get_devclass(child) != devclass_find("pci"))
2719 goto out;
2720 pdinfo = device_get_ivars(dev);
2721 if (pdinfo->cfg.pcie.pcie_location != 0 &&
2722 (pdinfo->cfg.pcie.pcie_type == PCIEM_TYPE_DOWNSTREAM_PORT ||
2723 pdinfo->cfg.pcie.pcie_type == PCIEM_TYPE_ROOT_PORT)) {
2724 error = bus_helper_reset_prepare(child, flags);
2725 if (error == 0) {
2726 error = pcie_link_reset(dev,
2727 pdinfo->cfg.pcie.pcie_location);
2728 /* XXXKIB call _post even if error != 0 ? */
2729 bus_helper_reset_post(child, flags);
2730 }
2731 }
2732 out:
2733 return (error);
2734 }
2735