xref: /freebsd/sys/dev/nvme/nvme.h (revision 4298ce72f650f1e93b4f43681446df2c1f8cab57)
1 /*-
2  * SPDX-License-Identifier: BSD-2-Clause
3  *
4  * Copyright (C) 2012-2013 Intel Corporation
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26  * SUCH DAMAGE.
27  */
28 
29 #ifndef __NVME_H__
30 #define __NVME_H__
31 
32 #ifdef _KERNEL
33 #include <sys/types.h>
34 #endif
35 
36 #include <sys/param.h>
37 #include <sys/endian.h>
38 
39 #define	NVME_PASSTHROUGH_CMD		_IOWR('n', 0, struct nvme_pt_command)
40 #define	NVME_RESET_CONTROLLER		_IO('n', 1)
41 #define	NVME_GET_NSID			_IOR('n', 2, struct nvme_get_nsid)
42 #define	NVME_GET_MAX_XFER_SIZE		_IOR('n', 3, uint64_t)
43 #define	NVME_GET_CONTROLLER_DATA	_IOR('n', 4, struct nvme_controller_data)
44 
45 #define	NVME_IO_TEST			_IOWR('n', 100, struct nvme_io_test)
46 #define	NVME_BIO_TEST			_IOWR('n', 101, struct nvme_io_test)
47 
48 /* NB: Fabrics-specific ioctls defined in nvmf.h start at 200. */
49 
50 /*
51  * Macros to deal with NVME revisions, as defined VS register
52  */
53 #define NVME_REV(x, y)			(((x) << 16) | ((y) << 8))
54 #define NVME_MAJOR(r)			(((r) >> 16) & 0xffff)
55 #define NVME_MINOR(r)			(((r) >> 8) & 0xff)
56 
57 /*
58  * Use to mark a command to apply to all namespaces, or to retrieve global
59  *  log pages.
60  */
61 #define NVME_GLOBAL_NAMESPACE_TAG	((uint32_t)0xFFFFFFFF)
62 
63 /* Host memory buffer sizes are always in 4096 byte chunks */
64 #define	NVME_HMB_UNITS			4096
65 
66 /* Many items are expressed in terms of power of two times MPS */
67 #define NVME_MPS_SHIFT			12
68 
69 /* Limits on queue sizes: See 4.1.3 Queue Size in NVMe 1.4b. */
70 #define NVME_MIN_ADMIN_ENTRIES		2
71 #define NVME_MAX_ADMIN_ENTRIES		4096
72 
73 #define NVME_MIN_IO_ENTRIES		2
74 #define NVME_MAX_IO_ENTRIES		65536
75 
76 /* Register field definitions */
77 #define NVME_CAP_LO_REG_MQES_SHIFT			(0)
78 #define NVME_CAP_LO_REG_MQES_MASK			(0xFFFF)
79 #define NVME_CAP_LO_REG_CQR_SHIFT			(16)
80 #define NVME_CAP_LO_REG_CQR_MASK			(0x1)
81 #define NVME_CAP_LO_REG_AMS_SHIFT			(17)
82 #define NVME_CAP_LO_REG_AMS_MASK			(0x3)
83 #define NVME_CAP_LO_REG_TO_SHIFT			(24)
84 #define NVME_CAP_LO_REG_TO_MASK				(0xFF)
85 #define NVME_CAP_LO_MQES(x) \
86 	NVMEV(NVME_CAP_LO_REG_MQES, x)
87 #define NVME_CAP_LO_CQR(x) \
88 	NVMEV(NVME_CAP_LO_REG_CQR, x)
89 #define NVME_CAP_LO_AMS(x) \
90 	NVMEV(NVME_CAP_LO_REG_AMS, x)
91 #define NVME_CAP_LO_TO(x) \
92 	NVMEV(NVME_CAP_LO_REG_TO, x)
93 
94 #define NVME_CAP_HI_REG_DSTRD_SHIFT			(0)
95 #define NVME_CAP_HI_REG_DSTRD_MASK			(0xF)
96 #define NVME_CAP_HI_REG_NSSRS_SHIFT			(4)
97 #define NVME_CAP_HI_REG_NSSRS_MASK			(0x1)
98 #define NVME_CAP_HI_REG_CSS_SHIFT			(5)
99 #define NVME_CAP_HI_REG_CSS_MASK			(0xff)
100 #define NVME_CAP_HI_REG_CSS_NVM_SHIFT			(5)
101 #define NVME_CAP_HI_REG_CSS_NVM_MASK			(0x1)
102 #define NVME_CAP_HI_REG_BPS_SHIFT			(13)
103 #define NVME_CAP_HI_REG_BPS_MASK			(0x1)
104 #define NVME_CAP_HI_REG_CPS_SHIFT			(14)
105 #define NVME_CAP_HI_REG_CPS_MASK			(0x3)
106 #define NVME_CAP_HI_REG_MPSMIN_SHIFT			(16)
107 #define NVME_CAP_HI_REG_MPSMIN_MASK			(0xF)
108 #define NVME_CAP_HI_REG_MPSMAX_SHIFT			(20)
109 #define NVME_CAP_HI_REG_MPSMAX_MASK			(0xF)
110 #define NVME_CAP_HI_REG_PMRS_SHIFT			(24)
111 #define NVME_CAP_HI_REG_PMRS_MASK			(0x1)
112 #define NVME_CAP_HI_REG_CMBS_SHIFT			(25)
113 #define NVME_CAP_HI_REG_CMBS_MASK			(0x1)
114 #define NVME_CAP_HI_REG_NSSS_SHIFT			(26)
115 #define NVME_CAP_HI_REG_NSSS_MASK			(0x1)
116 #define NVME_CAP_HI_REG_CRWMS_SHIFT			(27)
117 #define NVME_CAP_HI_REG_CRWMS_MASK			(0x1)
118 #define NVME_CAP_HI_REG_CRIMS_SHIFT			(28)
119 #define NVME_CAP_HI_REG_CRIMS_MASK			(0x1)
120 #define NVME_CAP_HI_DSTRD(x) \
121 	NVMEV(NVME_CAP_HI_REG_DSTRD, x)
122 #define NVME_CAP_HI_NSSRS(x) \
123 	NVMEV(NVME_CAP_HI_REG_NSSRS, x)
124 #define NVME_CAP_HI_CSS(x) \
125 	NVMEV(NVME_CAP_HI_REG_CSS, x)
126 #define NVME_CAP_HI_CSS_NVM(x) \
127 	NVMEV(NVME_CAP_HI_REG_CSS_NVM, x)
128 #define NVME_CAP_HI_BPS(x) \
129 	NVMEV(NVME_CAP_HI_REG_BPS, x)
130 #define NVME_CAP_HI_CPS(x) \
131 	NVMEV(NVME_CAP_HI_REG_CPS, x)
132 #define NVME_CAP_HI_MPSMIN(x) \
133 	NVMEV(NVME_CAP_HI_REG_MPSMIN, x)
134 #define NVME_CAP_HI_MPSMAX(x) \
135 	NVMEV(NVME_CAP_HI_REG_MPSMAX, x)
136 #define NVME_CAP_HI_PMRS(x) \
137 	NVMEV(NVME_CAP_HI_REG_PMRS, x)
138 #define NVME_CAP_HI_CMBS(x) \
139 	NVMEV(NVME_CAP_HI_REG_CMBS, x)
140 #define NVME_CAP_HI_NSSS(x) \
141 	NVMEV(NVME_CAP_HI_REG_NSSS, x)
142 #define NVME_CAP_HI_CRWMS(x) \
143 	NVMEV(NVME_CAP_HI_REG_CRWMS, x)
144 #define NVME_CAP_HI_CRIMS(x) \
145 	NVMEV(NVME_CAP_HI_REG_CRIMS, x)
146 
147 #define NVME_CC_REG_EN_SHIFT				(0)
148 #define NVME_CC_REG_EN_MASK				(0x1)
149 #define NVME_CC_REG_CSS_SHIFT				(4)
150 #define NVME_CC_REG_CSS_MASK				(0x7)
151 #define NVME_CC_REG_MPS_SHIFT				(7)
152 #define NVME_CC_REG_MPS_MASK				(0xF)
153 #define NVME_CC_REG_AMS_SHIFT				(11)
154 #define NVME_CC_REG_AMS_MASK				(0x7)
155 #define NVME_CC_REG_SHN_SHIFT				(14)
156 #define NVME_CC_REG_SHN_MASK				(0x3)
157 #define NVME_CC_REG_IOSQES_SHIFT			(16)
158 #define NVME_CC_REG_IOSQES_MASK				(0xF)
159 #define NVME_CC_REG_IOCQES_SHIFT			(20)
160 #define NVME_CC_REG_IOCQES_MASK				(0xF)
161 #define NVME_CC_REG_CRIME_SHIFT				(24)
162 #define NVME_CC_REG_CRIME_MASK				(0x1)
163 
164 #define NVME_CSTS_REG_RDY_SHIFT				(0)
165 #define NVME_CSTS_REG_RDY_MASK				(0x1)
166 #define NVME_CSTS_REG_CFS_SHIFT				(1)
167 #define NVME_CSTS_REG_CFS_MASK				(0x1)
168 #define NVME_CSTS_REG_SHST_SHIFT			(2)
169 #define NVME_CSTS_REG_SHST_MASK				(0x3)
170 #define NVME_CSTS_REG_NVSRO_SHIFT			(4)
171 #define NVME_CSTS_REG_NVSRO_MASK			(0x1)
172 #define NVME_CSTS_REG_PP_SHIFT				(5)
173 #define NVME_CSTS_REG_PP_MASK				(0x1)
174 #define NVME_CSTS_REG_ST_SHIFT				(6)
175 #define NVME_CSTS_REG_ST_MASK				(0x1)
176 
177 #define NVME_CSTS_GET_SHST(csts) \
178 	NVMEV(NVME_CSTS_REG_SHST, csts)
179 
180 #define NVME_AQA_REG_ASQS_SHIFT				(0)
181 #define NVME_AQA_REG_ASQS_MASK				(0xFFF)
182 #define NVME_AQA_REG_ACQS_SHIFT				(16)
183 #define NVME_AQA_REG_ACQS_MASK				(0xFFF)
184 
185 #define NVME_PMRCAP_REG_RDS_SHIFT			(3)
186 #define NVME_PMRCAP_REG_RDS_MASK			(0x1)
187 #define NVME_PMRCAP_REG_WDS_SHIFT			(4)
188 #define NVME_PMRCAP_REG_WDS_MASK			(0x1)
189 #define NVME_PMRCAP_REG_BIR_SHIFT			(5)
190 #define NVME_PMRCAP_REG_BIR_MASK			(0x7)
191 #define NVME_PMRCAP_REG_PMRTU_SHIFT			(8)
192 #define NVME_PMRCAP_REG_PMRTU_MASK			(0x3)
193 #define NVME_PMRCAP_REG_PMRWBM_SHIFT			(10)
194 #define NVME_PMRCAP_REG_PMRWBM_MASK			(0xf)
195 #define NVME_PMRCAP_REG_PMRTO_SHIFT			(16)
196 #define NVME_PMRCAP_REG_PMRTO_MASK			(0xff)
197 #define NVME_PMRCAP_REG_CMSS_SHIFT			(24)
198 #define NVME_PMRCAP_REG_CMSS_MASK			(0x1)
199 
200 #define NVME_PMRCAP_RDS(x) \
201 	NVMEV(NVME_PMRCAP_REG_RDS, x)
202 #define NVME_PMRCAP_WDS(x) \
203 	NVMEV(NVME_PMRCAP_REG_WDS, x)
204 #define NVME_PMRCAP_BIR(x) \
205 	NVMEV(NVME_PMRCAP_REG_BIR, x)
206 #define NVME_PMRCAP_PMRTU(x) \
207 	NVMEV(NVME_PMRCAP_REG_PMRTU, x)
208 #define NVME_PMRCAP_PMRWBM(x) \
209 	NVMEV(NVME_PMRCAP_REG_PMRWBM, x)
210 #define NVME_PMRCAP_PMRTO(x) \
211 	NVMEV(NVME_PMRCAP_REG_PMRTO, x)
212 #define NVME_PMRCAP_CMSS(x) \
213 	NVMEV(NVME_PMRCAP_REG_CMSS, x)
214 
215 /* Command field definitions */
216 
217 enum nvme_fuse {
218 	NVME_FUSE_NORMAL				= 0x0,
219 	NVME_FUSE_FIRST					= 0x1,
220 	NVME_FUSE_SECOND				= 0x2
221 };
222 #define NVME_CMD_FUSE_SHIFT				(0)
223 #define NVME_CMD_FUSE_MASK				(0x3)
224 
225 enum nvme_psdt {
226 	NVME_PSDT_PRP					= 0x0,
227 	NVME_PSDT_SGL					= 0x1,
228 	NVME_PSDT_SGL_MPTR				= 0x2
229 };
230 #define	NVME_CMD_PSDT_SHIFT				(6)
231 #define	NVME_CMD_PSDT_MASK				(0x3)
232 
233 
234 #define NVME_STATUS_P_SHIFT				(0)
235 #define NVME_STATUS_P_MASK				(0x1)
236 #define NVME_STATUS_SC_SHIFT				(1)
237 #define NVME_STATUS_SC_MASK				(0xFF)
238 #define NVME_STATUS_SCT_SHIFT				(9)
239 #define NVME_STATUS_SCT_MASK				(0x7)
240 #define NVME_STATUS_CRD_SHIFT				(12)
241 #define NVME_STATUS_CRD_MASK				(0x3)
242 #define NVME_STATUS_M_SHIFT				(14)
243 #define NVME_STATUS_M_MASK				(0x1)
244 #define NVME_STATUS_DNR_SHIFT				(15)
245 #define NVME_STATUS_DNR_MASK				(0x1)
246 
247 #define NVME_STATUS_GET_P(st) \
248 	NVMEV(NVME_STATUS_P, st)
249 #define NVME_STATUS_GET_SC(st) \
250 	NVMEV(NVME_STATUS_SC, st)
251 #define NVME_STATUS_GET_SCT(st) \
252 	NVMEV(NVME_STATUS_SCT, st)
253 #define NVME_STATUS_GET_CRD(st) \
254 	NVMEV(NVME_STATUS_CRD, st)
255 #define NVME_STATUS_GET_M(st) \
256 	NVMEV(NVME_STATUS_M, st)
257 #define NVME_STATUS_GET_DNR(st) \
258 	NVMEV(NVME_STATUS_DNR, st)
259 
260 #define NVME_PWR_ST_MPS_SHIFT				(0)
261 #define NVME_PWR_ST_MPS_MASK				(0x1)
262 #define NVME_PWR_ST_NOPS_SHIFT				(1)
263 #define NVME_PWR_ST_NOPS_MASK				(0x1)
264 #define NVME_PWR_ST_RRT_SHIFT				(0)
265 #define NVME_PWR_ST_RRT_MASK				(0x1F)
266 #define NVME_PWR_ST_RRL_SHIFT				(0)
267 #define NVME_PWR_ST_RRL_MASK				(0x1F)
268 #define NVME_PWR_ST_RWT_SHIFT				(0)
269 #define NVME_PWR_ST_RWT_MASK				(0x1F)
270 #define NVME_PWR_ST_RWL_SHIFT				(0)
271 #define NVME_PWR_ST_RWL_MASK				(0x1F)
272 #define NVME_PWR_ST_IPS_SHIFT				(6)
273 #define NVME_PWR_ST_IPS_MASK				(0x3)
274 #define NVME_PWR_ST_APW_SHIFT				(0)
275 #define NVME_PWR_ST_APW_MASK				(0x7)
276 #define NVME_PWR_ST_APS_SHIFT				(6)
277 #define NVME_PWR_ST_APS_MASK				(0x3)
278 
279 /** Controller Multi-path I/O and Namespace Sharing Capabilities */
280 /* More then one port */
281 #define NVME_CTRLR_DATA_MIC_MPORTS_SHIFT		(0)
282 #define NVME_CTRLR_DATA_MIC_MPORTS_MASK			(0x1)
283 /* More then one controller */
284 #define NVME_CTRLR_DATA_MIC_MCTRLRS_SHIFT		(1)
285 #define NVME_CTRLR_DATA_MIC_MCTRLRS_MASK		(0x1)
286 /* SR-IOV Virtual Function */
287 #define NVME_CTRLR_DATA_MIC_SRIOVVF_SHIFT		(2)
288 #define NVME_CTRLR_DATA_MIC_SRIOVVF_MASK		(0x1)
289 /* Asymmetric Namespace Access Reporting */
290 #define NVME_CTRLR_DATA_MIC_ANAR_SHIFT			(3)
291 #define NVME_CTRLR_DATA_MIC_ANAR_MASK			(0x1)
292 
293 /** OAES - Optional Asynchronous Events Supported */
294 /* supports Namespace Attribute Notices event */
295 #define NVME_CTRLR_DATA_OAES_NS_ATTR_SHIFT		(8)
296 #define NVME_CTRLR_DATA_OAES_NS_ATTR_MASK		(0x1)
297 /* supports Firmware Activation Notices event */
298 #define NVME_CTRLR_DATA_OAES_FW_ACTIVATE_SHIFT		(9)
299 #define NVME_CTRLR_DATA_OAES_FW_ACTIVATE_MASK		(0x1)
300 /* supports Asymmetric Namespace Access Change Notices event */
301 #define NVME_CTRLR_DATA_OAES_ASYM_NS_CHANGE_SHIFT	(11)
302 #define NVME_CTRLR_DATA_OAES_ASYM_NS_CHANGE_MASK	(0x1)
303 /* supports Predictable Latency Event Aggregate Log Change Notices event */
304 #define NVME_CTRLR_DATA_OAES_PREDICT_LATENCY_SHIFT	(12)
305 #define NVME_CTRLR_DATA_OAES_PREDICT_LATENCY_MASK	(0x1)
306 /* supports LBA Status Information Notices event */
307 #define NVME_CTRLR_DATA_OAES_LBA_STATUS_SHIFT		(13)
308 #define NVME_CTRLR_DATA_OAES_LBA_STATUS_MASK		(0x1)
309 /* supports Endurance Group Event Aggregate Log Page Changes Notices event */
310 #define NVME_CTRLR_DATA_OAES_ENDURANCE_GROUP_SHIFT	(14)
311 #define NVME_CTRLR_DATA_OAES_ENDURANCE_GROUP_MASK	(0x1)
312 /* supports Normal NVM Subsystem Shutdown event */
313 #define NVME_CTRLR_DATA_OAES_NORMAL_SHUTDOWN_SHIFT	(15)
314 #define NVME_CTRLR_DATA_OAES_NORMAL_SHUTDOWN_MASK	(0x1)
315 /* supports Zone Descriptor Changed Notices event */
316 #define NVME_CTRLR_DATA_OAES_ZONE_DESC_CHANGE_SHIFT	(27)
317 #define NVME_CTRLR_DATA_OAES_ZONE_DESC_CHANGE_MASK	(0x1)
318 /* supports Discovery Log Page Change Notification event */
319 #define NVME_CTRLR_DATA_OAES_LOG_PAGE_CHANGE_SHIFT	(31)
320 #define NVME_CTRLR_DATA_OAES_LOG_PAGE_CHANGE_MASK	(0x1)
321 
322 /** CTRATT - Controller Attributes */
323 /* supports 128-bit Host Identifier */
324 #define NVME_CTRLR_DATA_CTRATT_128BIT_HOSTID_SHIFT	(0)
325 #define NVME_CTRLR_DATA_CTRATT_128BIT_HOSTID_MASK	(0x1)
326 /* supports Non-Operational Power State Permissive Mode */
327 #define NVME_CTRLR_DATA_CTRATT_NONOP_POWER_STATE_SHIFT	(1)
328 #define NVME_CTRLR_DATA_CTRATT_NONOP_POWER_STATE_MASK	(0x1)
329 /* supports NVM Sets */
330 #define NVME_CTRLR_DATA_CTRATT_NVM_SETS_SHIFT		(2)
331 #define NVME_CTRLR_DATA_CTRATT_NVM_SETS_MASK		(0x1)
332 /* supports Read Recovery Levels */
333 #define NVME_CTRLR_DATA_CTRATT_READ_RECOVERY_LVLS_SHIFT	(3)
334 #define NVME_CTRLR_DATA_CTRATT_READ_RECOVERY_LVLS_MASK	(0x1)
335 /* supports Endurance Groups */
336 #define NVME_CTRLR_DATA_CTRATT_ENDURANCE_GROUPS_SHIFT	(4)
337 #define NVME_CTRLR_DATA_CTRATT_ENDURANCE_GROUPS_MASK	(0x1)
338 /* supports Predictable Latency Mode */
339 #define NVME_CTRLR_DATA_CTRATT_PREDICTABLE_LATENCY_SHIFT (5)
340 #define NVME_CTRLR_DATA_CTRATT_PREDICTABLE_LATENCY_MASK	(0x1)
341 /* supports Traffic Based Keep Alive Support */
342 #define NVME_CTRLR_DATA_CTRATT_TBKAS_SHIFT		(6)
343 #define NVME_CTRLR_DATA_CTRATT_TBKAS_MASK		(0x1)
344 /* supports Namespace Granularity */
345 #define NVME_CTRLR_DATA_CTRATT_NAMESPACE_GRANULARITY_SHIFT (7)
346 #define NVME_CTRLR_DATA_CTRATT_NAMESPACE_GRANULARITY_MASK (0x1)
347 /* supports SQ Associations */
348 #define NVME_CTRLR_DATA_CTRATT_SQ_ASSOCIATIONS_SHIFT	(8)
349 #define NVME_CTRLR_DATA_CTRATT_SQ_ASSOCIATIONS_MASK	(0x1)
350 /* supports UUID List */
351 #define NVME_CTRLR_DATA_CTRATT_UUID_LIST_SHIFT		(9)
352 #define NVME_CTRLR_DATA_CTRATT_UUID_LIST_MASK		(0x1)
353 
354 /** OACS - optional admin command support */
355 /* supports security send/receive commands */
356 #define NVME_CTRLR_DATA_OACS_SECURITY_SHIFT		(0)
357 #define NVME_CTRLR_DATA_OACS_SECURITY_MASK		(0x1)
358 /* supports format nvm command */
359 #define NVME_CTRLR_DATA_OACS_FORMAT_SHIFT		(1)
360 #define NVME_CTRLR_DATA_OACS_FORMAT_MASK		(0x1)
361 /* supports firmware activate/download commands */
362 #define NVME_CTRLR_DATA_OACS_FIRMWARE_SHIFT		(2)
363 #define NVME_CTRLR_DATA_OACS_FIRMWARE_MASK		(0x1)
364 /* supports namespace management commands */
365 #define NVME_CTRLR_DATA_OACS_NSMGMT_SHIFT		(3)
366 #define NVME_CTRLR_DATA_OACS_NSMGMT_MASK		(0x1)
367 /* supports Device Self-test command */
368 #define NVME_CTRLR_DATA_OACS_SELFTEST_SHIFT		(4)
369 #define NVME_CTRLR_DATA_OACS_SELFTEST_MASK		(0x1)
370 /* supports Directives */
371 #define NVME_CTRLR_DATA_OACS_DIRECTIVES_SHIFT		(5)
372 #define NVME_CTRLR_DATA_OACS_DIRECTIVES_MASK		(0x1)
373 /* supports NVMe-MI Send/Receive */
374 #define NVME_CTRLR_DATA_OACS_NVMEMI_SHIFT		(6)
375 #define NVME_CTRLR_DATA_OACS_NVMEMI_MASK		(0x1)
376 /* supports Virtualization Management */
377 #define NVME_CTRLR_DATA_OACS_VM_SHIFT			(7)
378 #define NVME_CTRLR_DATA_OACS_VM_MASK			(0x1)
379 /* supports Doorbell Buffer Config */
380 #define NVME_CTRLR_DATA_OACS_DBBUFFER_SHIFT		(8)
381 #define NVME_CTRLR_DATA_OACS_DBBUFFER_MASK		(0x1)
382 /* supports Get LBA Status */
383 #define NVME_CTRLR_DATA_OACS_GETLBA_SHIFT		(9)
384 #define NVME_CTRLR_DATA_OACS_GETLBA_MASK		(0x1)
385 
386 /** firmware updates */
387 /* first slot is read-only */
388 #define NVME_CTRLR_DATA_FRMW_SLOT1_RO_SHIFT		(0)
389 #define NVME_CTRLR_DATA_FRMW_SLOT1_RO_MASK		(0x1)
390 /* number of firmware slots */
391 #define NVME_CTRLR_DATA_FRMW_NUM_SLOTS_SHIFT		(1)
392 #define NVME_CTRLR_DATA_FRMW_NUM_SLOTS_MASK		(0x7)
393 /* firmware activation without reset */
394 #define NVME_CTRLR_DATA_FRMW_ACT_WO_RESET_SHIFT		(4)
395 #define NVME_CTRLR_DATA_FRMW_ACT_WO_RESET_MASK		(0x1)
396 
397 /** log page attributes */
398 /* per namespace smart/health log page */
399 #define NVME_CTRLR_DATA_LPA_NS_SMART_SHIFT		(0)
400 #define NVME_CTRLR_DATA_LPA_NS_SMART_MASK		(0x1)
401 /* Commands Supported and Effects log page */
402 #define NVME_CTRLR_DATA_LPA_CMD_EFFECTS_SHIFT		(1)
403 #define NVME_CTRLR_DATA_LPA_CMD_EFFECTS_MASK		(0x1)
404 /* extended data for Get Log Page command */
405 #define NVME_CTRLR_DATA_LPA_EXT_DATA_SHIFT		(2)
406 #define NVME_CTRLR_DATA_LPA_EXT_DATA_MASK		(0x1)
407 /* telemetry */
408 #define NVME_CTRLR_DATA_LPA_TELEMETRY_SHIFT		(3)
409 #define NVME_CTRLR_DATA_LPA_TELEMETRY_MASK		(0x1)
410 /* persistent event */
411 #define NVME_CTRLR_DATA_LPA_PERSISTENT_EVENT_SHIFT	(4)
412 #define NVME_CTRLR_DATA_LPA_PERSISTENT_EVENT_MASK	(0x1)
413 /* Supported log pages, etc */
414 #define NVME_CTRLR_DATA_LPA_LOG_PAGES_PAGE_SHIFT	(5)
415 #define NVME_CTRLR_DATA_LPA_LOG_PAGES_PAGE_MASK		(0x1)
416 /* Data Area 4 for Telemetry */
417 #define NVME_CTRLR_DATA_LPA_DA4_TELEMETRY_SHIFT		(6)
418 #define NVME_CTRLR_DATA_LPA_DA4_TELEMETRY_MASK		(0x1)
419 
420 /** AVSCC - admin vendor specific command configuration */
421 /* admin vendor specific commands use spec format */
422 #define NVME_CTRLR_DATA_AVSCC_SPEC_FORMAT_SHIFT		(0)
423 #define NVME_CTRLR_DATA_AVSCC_SPEC_FORMAT_MASK		(0x1)
424 
425 /** Autonomous Power State Transition Attributes */
426 /* Autonomous Power State Transitions supported */
427 #define NVME_CTRLR_DATA_APSTA_APST_SUPP_SHIFT		(0)
428 #define NVME_CTRLR_DATA_APSTA_APST_SUPP_MASK		(0x1)
429 
430 /** Sanitize Capabilities */
431 /* Crypto Erase Support  */
432 #define NVME_CTRLR_DATA_SANICAP_CES_SHIFT		(0)
433 #define NVME_CTRLR_DATA_SANICAP_CES_MASK		(0x1)
434 /* Block Erase Support */
435 #define NVME_CTRLR_DATA_SANICAP_BES_SHIFT		(1)
436 #define NVME_CTRLR_DATA_SANICAP_BES_MASK		(0x1)
437 /* Overwrite Support */
438 #define NVME_CTRLR_DATA_SANICAP_OWS_SHIFT		(2)
439 #define NVME_CTRLR_DATA_SANICAP_OWS_MASK		(0x1)
440 /* No-Deallocate Inhibited  */
441 #define NVME_CTRLR_DATA_SANICAP_NDI_SHIFT		(29)
442 #define NVME_CTRLR_DATA_SANICAP_NDI_MASK		(0x1)
443 /* No-Deallocate Modifies Media After Sanitize */
444 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_SHIFT		(30)
445 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_MASK		(0x3)
446 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_UNDEF		(0)
447 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_NO		(1)
448 #define NVME_CTRLR_DATA_SANICAP_NODMMAS_YES		(2)
449 
450 /** submission queue entry size */
451 #define NVME_CTRLR_DATA_SQES_MIN_SHIFT			(0)
452 #define NVME_CTRLR_DATA_SQES_MIN_MASK			(0xF)
453 #define NVME_CTRLR_DATA_SQES_MAX_SHIFT			(4)
454 #define NVME_CTRLR_DATA_SQES_MAX_MASK			(0xF)
455 
456 /** completion queue entry size */
457 #define NVME_CTRLR_DATA_CQES_MIN_SHIFT			(0)
458 #define NVME_CTRLR_DATA_CQES_MIN_MASK			(0xF)
459 #define NVME_CTRLR_DATA_CQES_MAX_SHIFT			(4)
460 #define NVME_CTRLR_DATA_CQES_MAX_MASK			(0xF)
461 
462 /** optional nvm command support */
463 #define NVME_CTRLR_DATA_ONCS_COMPARE_SHIFT		(0)
464 #define NVME_CTRLR_DATA_ONCS_COMPARE_MASK		(0x1)
465 #define NVME_CTRLR_DATA_ONCS_WRITE_UNC_SHIFT		(1)
466 #define NVME_CTRLR_DATA_ONCS_WRITE_UNC_MASK		(0x1)
467 #define NVME_CTRLR_DATA_ONCS_DSM_SHIFT			(2)
468 #define NVME_CTRLR_DATA_ONCS_DSM_MASK			(0x1)
469 #define NVME_CTRLR_DATA_ONCS_WRZERO_SHIFT		(3)
470 #define NVME_CTRLR_DATA_ONCS_WRZERO_MASK		(0x1)
471 #define NVME_CTRLR_DATA_ONCS_SAVEFEAT_SHIFT		(4)
472 #define NVME_CTRLR_DATA_ONCS_SAVEFEAT_MASK		(0x1)
473 #define NVME_CTRLR_DATA_ONCS_RESERV_SHIFT		(5)
474 #define NVME_CTRLR_DATA_ONCS_RESERV_MASK		(0x1)
475 #define NVME_CTRLR_DATA_ONCS_TIMESTAMP_SHIFT		(6)
476 #define NVME_CTRLR_DATA_ONCS_TIMESTAMP_MASK		(0x1)
477 #define NVME_CTRLR_DATA_ONCS_VERIFY_SHIFT		(7)
478 #define NVME_CTRLR_DATA_ONCS_VERIFY_MASK		(0x1)
479 
480 /** Fused Operation Support */
481 #define NVME_CTRLR_DATA_FUSES_CNW_SHIFT		(0)
482 #define NVME_CTRLR_DATA_FUSES_CNW_MASK		(0x1)
483 
484 /** Format NVM Attributes */
485 #define NVME_CTRLR_DATA_FNA_FORMAT_ALL_SHIFT		(0)
486 #define NVME_CTRLR_DATA_FNA_FORMAT_ALL_MASK		(0x1)
487 #define NVME_CTRLR_DATA_FNA_ERASE_ALL_SHIFT		(1)
488 #define NVME_CTRLR_DATA_FNA_ERASE_ALL_MASK		(0x1)
489 #define NVME_CTRLR_DATA_FNA_CRYPTO_ERASE_SHIFT		(2)
490 #define NVME_CTRLR_DATA_FNA_CRYPTO_ERASE_MASK		(0x1)
491 
492 /** volatile write cache */
493 /* volatile write cache present */
494 #define NVME_CTRLR_DATA_VWC_PRESENT_SHIFT		(0)
495 #define NVME_CTRLR_DATA_VWC_PRESENT_MASK		(0x1)
496 /* flush all namespaces supported */
497 #define NVME_CTRLR_DATA_VWC_ALL_SHIFT			(1)
498 #define NVME_CTRLR_DATA_VWC_ALL_MASK			(0x3)
499 #define NVME_CTRLR_DATA_VWC_ALL_UNKNOWN			(0)
500 #define NVME_CTRLR_DATA_VWC_ALL_NO			(2)
501 #define NVME_CTRLR_DATA_VWC_ALL_YES			(3)
502 
503 /** SGL Support */
504 /* NVM command set SGL support */
505 #define	NVME_CTRLR_DATA_SGLS_NVM_COMMAND_SET_SHIFT	(0)
506 #define	NVME_CTRLR_DATA_SGLS_NVM_COMMAND_SET_MASK	(0x3)
507 #define	NVME_CTRLR_DATA_SGLS_KEYED_DATA_BLOCK_SHIFT	(2)
508 #define	NVME_CTRLR_DATA_SGLS_KEYED_DATA_BLOCK_MASK	(0x1)
509 #define	NVME_CTRLR_DATA_SGLS_BIT_BUCKET_SHIFT		(16)
510 #define	NVME_CTRLR_DATA_SGLS_BIT_BUCKET_MASK		(0x1)
511 #define	NVME_CTRLR_DATA_SGLS_CONTIG_MPTR_SHIFT		(17)
512 #define	NVME_CTRLR_DATA_SGLS_CONTIG_MPTR_MASK		(0x1)
513 #define	NVME_CTRLR_DATA_SGLS_OVERSIZED_SHIFT		(18)
514 #define	NVME_CTRLR_DATA_SGLS_OVERSIZED_MASK		(0x1)
515 #define	NVME_CTRLR_DATA_SGLS_MPTR_SGL_SHIFT		(19)
516 #define	NVME_CTRLR_DATA_SGLS_MPTR_SGL_MASK		(0x1)
517 #define	NVME_CTRLR_DATA_SGLS_ADDRESS_AS_OFFSET_SHIFT	(20)
518 #define	NVME_CTRLR_DATA_SGLS_ADDRESS_AS_OFFSET_MASK	(0x1)
519 #define	NVME_CTRLR_DATA_SGLS_TRANSPORT_DATA_BLOCK_SHIFT	(21)
520 #define	NVME_CTRLR_DATA_SGLS_TRANSPORT_DATA_BLOCK_MASK	(0x1)
521 
522 /** namespace features */
523 /* thin provisioning */
524 #define NVME_NS_DATA_NSFEAT_THIN_PROV_SHIFT		(0)
525 #define NVME_NS_DATA_NSFEAT_THIN_PROV_MASK		(0x1)
526 /* NAWUN, NAWUPF, and NACWU fields are valid */
527 #define NVME_NS_DATA_NSFEAT_NA_FIELDS_SHIFT		(1)
528 #define NVME_NS_DATA_NSFEAT_NA_FIELDS_MASK		(0x1)
529 /* Deallocated or Unwritten Logical Block errors supported */
530 #define NVME_NS_DATA_NSFEAT_DEALLOC_SHIFT		(2)
531 #define NVME_NS_DATA_NSFEAT_DEALLOC_MASK		(0x1)
532 /* NGUID and EUI64 fields are not reusable */
533 #define NVME_NS_DATA_NSFEAT_NO_ID_REUSE_SHIFT		(3)
534 #define NVME_NS_DATA_NSFEAT_NO_ID_REUSE_MASK		(0x1)
535 /* NPWG, NPWA, NPDG, NPDA, and NOWS are valid */
536 #define NVME_NS_DATA_NSFEAT_NPVALID_SHIFT		(4)
537 #define NVME_NS_DATA_NSFEAT_NPVALID_MASK		(0x1)
538 
539 /** formatted lba size */
540 #define NVME_NS_DATA_FLBAS_FORMAT_SHIFT			(0)
541 #define NVME_NS_DATA_FLBAS_FORMAT_MASK			(0xF)
542 #define NVME_NS_DATA_FLBAS_EXTENDED_SHIFT		(4)
543 #define NVME_NS_DATA_FLBAS_EXTENDED_MASK		(0x1)
544 
545 /** metadata capabilities */
546 /* metadata can be transferred as part of data prp list */
547 #define NVME_NS_DATA_MC_EXTENDED_SHIFT			(0)
548 #define NVME_NS_DATA_MC_EXTENDED_MASK			(0x1)
549 /* metadata can be transferred with separate metadata pointer */
550 #define NVME_NS_DATA_MC_POINTER_SHIFT			(1)
551 #define NVME_NS_DATA_MC_POINTER_MASK			(0x1)
552 
553 /** end-to-end data protection capabilities */
554 /* protection information type 1 */
555 #define NVME_NS_DATA_DPC_PIT1_SHIFT			(0)
556 #define NVME_NS_DATA_DPC_PIT1_MASK			(0x1)
557 /* protection information type 2 */
558 #define NVME_NS_DATA_DPC_PIT2_SHIFT			(1)
559 #define NVME_NS_DATA_DPC_PIT2_MASK			(0x1)
560 /* protection information type 3 */
561 #define NVME_NS_DATA_DPC_PIT3_SHIFT			(2)
562 #define NVME_NS_DATA_DPC_PIT3_MASK			(0x1)
563 /* first eight bytes of metadata */
564 #define NVME_NS_DATA_DPC_MD_START_SHIFT			(3)
565 #define NVME_NS_DATA_DPC_MD_START_MASK			(0x1)
566 /* last eight bytes of metadata */
567 #define NVME_NS_DATA_DPC_MD_END_SHIFT			(4)
568 #define NVME_NS_DATA_DPC_MD_END_MASK			(0x1)
569 
570 /** end-to-end data protection type settings */
571 /* protection information type */
572 #define NVME_NS_DATA_DPS_PIT_SHIFT			(0)
573 #define NVME_NS_DATA_DPS_PIT_MASK			(0x7)
574 /* 1 == protection info transferred at start of metadata */
575 /* 0 == protection info transferred at end of metadata */
576 #define NVME_NS_DATA_DPS_MD_START_SHIFT			(3)
577 #define NVME_NS_DATA_DPS_MD_START_MASK			(0x1)
578 
579 /** Namespace Multi-path I/O and Namespace Sharing Capabilities */
580 /* the namespace may be attached to two or more controllers */
581 #define NVME_NS_DATA_NMIC_MAY_BE_SHARED_SHIFT		(0)
582 #define NVME_NS_DATA_NMIC_MAY_BE_SHARED_MASK		(0x1)
583 
584 /** Reservation Capabilities */
585 /* Persist Through Power Loss */
586 #define NVME_NS_DATA_RESCAP_PTPL_SHIFT		(0)
587 #define NVME_NS_DATA_RESCAP_PTPL_MASK		(0x1)
588 /* supports the Write Exclusive */
589 #define NVME_NS_DATA_RESCAP_WR_EX_SHIFT		(1)
590 #define NVME_NS_DATA_RESCAP_WR_EX_MASK		(0x1)
591 /* supports the Exclusive Access */
592 #define NVME_NS_DATA_RESCAP_EX_AC_SHIFT		(2)
593 #define NVME_NS_DATA_RESCAP_EX_AC_MASK		(0x1)
594 /* supports the Write Exclusive – Registrants Only */
595 #define NVME_NS_DATA_RESCAP_WR_EX_RO_SHIFT	(3)
596 #define NVME_NS_DATA_RESCAP_WR_EX_RO_MASK	(0x1)
597 /* supports the Exclusive Access - Registrants Only */
598 #define NVME_NS_DATA_RESCAP_EX_AC_RO_SHIFT	(4)
599 #define NVME_NS_DATA_RESCAP_EX_AC_RO_MASK	(0x1)
600 /* supports the Write Exclusive – All Registrants */
601 #define NVME_NS_DATA_RESCAP_WR_EX_AR_SHIFT	(5)
602 #define NVME_NS_DATA_RESCAP_WR_EX_AR_MASK	(0x1)
603 /* supports the Exclusive Access - All Registrants */
604 #define NVME_NS_DATA_RESCAP_EX_AC_AR_SHIFT	(6)
605 #define NVME_NS_DATA_RESCAP_EX_AC_AR_MASK	(0x1)
606 /* Ignore Existing Key is used as defined in revision 1.3 or later */
607 #define NVME_NS_DATA_RESCAP_IEKEY13_SHIFT	(7)
608 #define NVME_NS_DATA_RESCAP_IEKEY13_MASK	(0x1)
609 
610 /** Format Progress Indicator */
611 /* percentage of the Format NVM command that remains to be completed */
612 #define NVME_NS_DATA_FPI_PERC_SHIFT		(0)
613 #define NVME_NS_DATA_FPI_PERC_MASK		(0x7f)
614 /* namespace supports the Format Progress Indicator */
615 #define NVME_NS_DATA_FPI_SUPP_SHIFT		(7)
616 #define NVME_NS_DATA_FPI_SUPP_MASK		(0x1)
617 
618 /** Deallocate Logical Block Features */
619 /* deallocated logical block read behavior */
620 #define NVME_NS_DATA_DLFEAT_READ_SHIFT		(0)
621 #define NVME_NS_DATA_DLFEAT_READ_MASK		(0x07)
622 #define NVME_NS_DATA_DLFEAT_READ_NR		(0x00)
623 #define NVME_NS_DATA_DLFEAT_READ_00		(0x01)
624 #define NVME_NS_DATA_DLFEAT_READ_FF		(0x02)
625 /* supports the Deallocate bit in the Write Zeroes */
626 #define NVME_NS_DATA_DLFEAT_DWZ_SHIFT		(3)
627 #define NVME_NS_DATA_DLFEAT_DWZ_MASK		(0x01)
628 /* Guard field for deallocated logical blocks is set to the CRC  */
629 #define NVME_NS_DATA_DLFEAT_GCRC_SHIFT		(4)
630 #define NVME_NS_DATA_DLFEAT_GCRC_MASK		(0x01)
631 
632 /** lba format support */
633 /* metadata size */
634 #define NVME_NS_DATA_LBAF_MS_SHIFT			(0)
635 #define NVME_NS_DATA_LBAF_MS_MASK			(0xFFFF)
636 /* lba data size */
637 #define NVME_NS_DATA_LBAF_LBADS_SHIFT			(16)
638 #define NVME_NS_DATA_LBAF_LBADS_MASK			(0xFF)
639 /* relative performance */
640 #define NVME_NS_DATA_LBAF_RP_SHIFT			(24)
641 #define NVME_NS_DATA_LBAF_RP_MASK			(0x3)
642 
643 enum nvme_critical_warning_state {
644 	NVME_CRIT_WARN_ST_AVAILABLE_SPARE		= 0x1,
645 	NVME_CRIT_WARN_ST_TEMPERATURE			= 0x2,
646 	NVME_CRIT_WARN_ST_DEVICE_RELIABILITY		= 0x4,
647 	NVME_CRIT_WARN_ST_READ_ONLY			= 0x8,
648 	NVME_CRIT_WARN_ST_VOLATILE_MEMORY_BACKUP	= 0x10,
649 	NVME_CRIT_WARN_ST_PERSISTENT_MEMORY_REGION	= 0x20,
650 };
651 #define NVME_CRIT_WARN_ST_RESERVED_MASK			(0xC0)
652 #define	NVME_ASYNC_EVENT_NS_ATTRIBUTE			(1U << 8)
653 #define	NVME_ASYNC_EVENT_FW_ACTIVATE			(1U << 9)
654 #define	NVME_ASYNC_EVENT_TELEMETRY_LOG			(1U << 10)
655 #define	NVME_ASYNC_EVENT_ASYM_NS_ACC			(1U << 11)
656 #define	NVME_ASYNC_EVENT_PRED_LAT_DELTA			(1U << 12)
657 #define	NVME_ASYNC_EVENT_LBA_STATUS			(1U << 13)
658 #define	NVME_ASYNC_EVENT_ENDURANCE_DELTA		(1U << 14)
659 #define	NVME_ASYNC_EVENT_NVM_SHUTDOWN			(1U << 15)
660 #define	NVME_ASYNC_EVENT_ZONE_DELTA			(1U << 27)
661 #define	NVME_ASYNC_EVENT_DISCOVERY_DELTA		(1U << 31)
662 
663 /* slot for current FW */
664 #define NVME_FIRMWARE_PAGE_AFI_SLOT_SHIFT		(0)
665 #define NVME_FIRMWARE_PAGE_AFI_SLOT_MASK		(0x7)
666 
667 /* Commands Supported and Effects */
668 #define	NVME_CE_PAGE_CSUP_SHIFT				(0)
669 #define	NVME_CE_PAGE_CSUP_MASK				(0x1)
670 #define	NVME_CE_PAGE_LBCC_SHIFT				(1)
671 #define	NVME_CE_PAGE_LBCC_MASK				(0x1)
672 #define	NVME_CE_PAGE_NCC_SHIFT				(2)
673 #define	NVME_CE_PAGE_NCC_MASK				(0x1)
674 #define	NVME_CE_PAGE_NIC_SHIFT				(3)
675 #define	NVME_CE_PAGE_NIC_MASK				(0x1)
676 #define	NVME_CE_PAGE_CCC_SHIFT				(4)
677 #define	NVME_CE_PAGE_CCC_MASK				(0x1)
678 #define	NVME_CE_PAGE_CSE_SHIFT				(16)
679 #define	NVME_CE_PAGE_CSE_MASK				(0x7)
680 #define	NVME_CE_PAGE_UUID_SHIFT				(19)
681 #define	NVME_CE_PAGE_UUID_MASK				(0x1)
682 
683 /* Sanitize Status */
684 #define	NVME_SS_PAGE_SSTAT_STATUS_SHIFT			(0)
685 #define	NVME_SS_PAGE_SSTAT_STATUS_MASK			(0x7)
686 #define	NVME_SS_PAGE_SSTAT_STATUS_NEVER			(0)
687 #define	NVME_SS_PAGE_SSTAT_STATUS_COMPLETED		(1)
688 #define	NVME_SS_PAGE_SSTAT_STATUS_INPROG		(2)
689 #define	NVME_SS_PAGE_SSTAT_STATUS_FAILED		(3)
690 #define	NVME_SS_PAGE_SSTAT_STATUS_COMPLETEDWD		(4)
691 #define	NVME_SS_PAGE_SSTAT_PASSES_SHIFT			(3)
692 #define	NVME_SS_PAGE_SSTAT_PASSES_MASK			(0x1f)
693 #define	NVME_SS_PAGE_SSTAT_GDE_SHIFT			(8)
694 #define	NVME_SS_PAGE_SSTAT_GDE_MASK			(0x1)
695 
696 /* Features */
697 /* Get Features */
698 #define NVME_FEAT_GET_SEL_SHIFT				(8)
699 #define NVME_FEAT_GET_SEL_MASK				(0x7)
700 #define NVME_FEAT_GET_FID_SHIFT				(0)
701 #define NVME_FEAT_GET_FID_MASK				(0xff)
702 
703 /* Set Features */
704 #define NVME_FEAT_SET_SV_SHIFT				(31)
705 #define NVME_FEAT_SET_SV_MASK				(0x1)
706 #define NVME_FEAT_SET_FID_SHIFT				(0)
707 #define NVME_FEAT_SET_FID_MASK				(0xff)
708 
709 /* Async Events */
710 #define	NVME_ASYNC_EVENT_TYPE_SHIFT			(0)
711 #define	NVME_ASYNC_EVENT_TYPE_MASK			(0x7)
712 #define	NVME_ASYNC_EVENT_INFO_SHIFT			(8)
713 #define	NVME_ASYNC_EVENT_INFO_MASK			(0xff)
714 #define	NVME_ASYNC_EVENT_LOG_PAGE_ID_SHIFT		(16)
715 #define	NVME_ASYNC_EVENT_LOG_PAGE_ID_MASK		(0xff)
716 
717 /* Helper macro to combine *_MASK and *_SHIFT defines */
718 #define NVMEM(name)	(name##_MASK << name##_SHIFT)
719 
720 /* Helper macro to extract value from x */
721 #define NVMEV(name, x)  (((x) >> name##_SHIFT) & name##_MASK)
722 
723 /* Helper macro to construct a field value */
724 #define	NVMEF(name, x)	(((x) & name##_MASK) << name##_SHIFT)
725 
726 /* CC register SHN field values */
727 enum shn_value {
728 	NVME_SHN_NORMAL		= 0x1,
729 	NVME_SHN_ABRUPT		= 0x2,
730 };
731 
732 /* CSTS register SHST field values */
733 enum shst_value {
734 	NVME_SHST_NORMAL	= 0x0,
735 	NVME_SHST_OCCURRING	= 0x1,
736 	NVME_SHST_COMPLETE	= 0x2,
737 };
738 
739 struct nvme_registers {
740 	uint32_t	cap_lo; /* controller capabilities */
741 	uint32_t	cap_hi;
742 	uint32_t	vs;	/* version */
743 	uint32_t	intms;	/* interrupt mask set */
744 	uint32_t	intmc;	/* interrupt mask clear */
745 	uint32_t	cc;	/* controller configuration */
746 	uint32_t	reserved1;
747 	uint32_t	csts;	/* controller status */
748 	uint32_t	nssr;	/* NVM Subsystem Reset */
749 	uint32_t	aqa;	/* admin queue attributes */
750 	uint64_t	asq;	/* admin submission queue base addr */
751 	uint64_t	acq;	/* admin completion queue base addr */
752 	uint32_t	cmbloc;	/* Controller Memory Buffer Location */
753 	uint32_t	cmbsz;	/* Controller Memory Buffer Size */
754 	uint32_t	bpinfo;	/* Boot Partition Information */
755 	uint32_t	bprsel;	/* Boot Partition Read Select */
756 	uint64_t	bpmbl;	/* Boot Partition Memory Buffer Location */
757 	uint64_t	cmbmsc;	/* Controller Memory Buffer Memory Space Control */
758 	uint32_t	cmbsts;	/* Controller Memory Buffer Status */
759 	uint32_t	cmbebs;	/* Controller Memory Buffer Elasticity Buffer Size */
760 	uint32_t	cmbswtp;/* Controller Memory Buffer Sustained Write Throughput */
761 	uint32_t	nssd;	/* NVM Subsystem Shutdown */
762 	uint32_t	crto;	/* Controller Ready Timeouts */
763 	uint8_t		reserved3[3476]; /* 6Ch - DFFh */
764 	uint32_t	pmrcap;	/* Persistent Memory Capabilities */
765 	uint32_t	pmrctl;	/* Persistent Memory Region Control */
766 	uint32_t	pmrsts;	/* Persistent Memory Region Status */
767 	uint32_t	pmrebs;	/* Persistent Memory Region Elasticity Buffer Size */
768 	uint32_t	pmrswtp; /* Persistent Memory Region Sustained Write Throughput */
769 	uint32_t	pmrmsc_lo; /* Persistent Memory Region Controller Memory Space Control */
770 	uint32_t	pmrmsc_hi;
771 	uint8_t		reserved4[484]; /* E1Ch - FFFh */
772 	struct {
773 	    uint32_t	sq_tdbl; /* submission queue tail doorbell */
774 	    uint32_t	cq_hdbl; /* completion queue head doorbell */
775 	} doorbell[1];
776 };
777 
778 _Static_assert(sizeof(struct nvme_registers) == 0x1008, "bad size for nvme_registers");
779 
780 #define NVME_SGL_SUBTYPE_SHIFT				(0)
781 #define NVME_SGL_SUBTYPE_MASK				(0xF)
782 #define NVME_SGL_TYPE_SHIFT				(4)
783 #define NVME_SGL_TYPE_MASK				(0xF)
784 
785 #define	NVME_SGL_TYPE(type, subtype)		\
786 	((subtype) << NVME_SGL_SUBTYPE_SHIFT | (type) << NVME_SGL_TYPE_SHIFT)
787 
788 enum nvme_sgl_type {
789 	NVME_SGL_TYPE_DATA_BLOCK		= 0x0,
790 	NVME_SGL_TYPE_BIT_BUCKET		= 0x1,
791 	NVME_SGL_TYPE_SEGMENT			= 0x2,
792 	NVME_SGL_TYPE_LAST_SEGMENT		= 0x3,
793 	NVME_SGL_TYPE_KEYED_DATA_BLOCK		= 0x4,
794 	NVME_SGL_TYPE_TRANSPORT_DATA_BLOCK	= 0x5,
795 };
796 
797 enum nvme_sgl_subtype {
798 	NVME_SGL_SUBTYPE_ADDRESS		= 0x0,
799 	NVME_SGL_SUBTYPE_OFFSET			= 0x1,
800 	NVME_SGL_SUBTYPE_TRANSPORT		= 0xa,
801 };
802 
803 struct nvme_sgl_descriptor {
804 	uint64_t address;
805 	uint32_t length;
806 	uint8_t reserved[3];
807 	uint8_t type;
808 };
809 
810 _Static_assert(sizeof(struct nvme_sgl_descriptor) == 16, "bad size for nvme_sgl_descriptor");
811 
812 struct nvme_command {
813 	/* dword 0 */
814 	uint8_t opc;		/* opcode */
815 	uint8_t fuse;		/* fused operation */
816 	uint16_t cid;		/* command identifier */
817 
818 	/* dword 1 */
819 	uint32_t nsid;		/* namespace identifier */
820 
821 	/* dword 2-3 */
822 	uint32_t rsvd2;
823 	uint32_t rsvd3;
824 
825 	/* dword 4-5 */
826 	uint64_t mptr;		/* metadata pointer */
827 
828 	/* dword 6-9 */
829 	union {
830 		struct {
831 			uint64_t prp1;	/* prp entry 1 */
832 			uint64_t prp2;	/* prp entry 2 */
833 		};
834 		struct nvme_sgl_descriptor sgl;
835 	};
836 
837 	/* dword 10-15 */
838 	uint32_t cdw10;		/* command-specific */
839 	uint32_t cdw11;		/* command-specific */
840 	uint32_t cdw12;		/* command-specific */
841 	uint32_t cdw13;		/* command-specific */
842 	uint32_t cdw14;		/* command-specific */
843 	uint32_t cdw15;		/* command-specific */
844 } __aligned(8);
845 
846 _Static_assert(sizeof(struct nvme_command) == 16 * 4, "bad size for nvme_command");
847 
848 struct nvme_completion {
849 	/* dword 0 */
850 	uint32_t		cdw0;	/* command-specific */
851 
852 	/* dword 1 */
853 	uint32_t		rsvd1;
854 
855 	/* dword 2 */
856 	uint16_t		sqhd;	/* submission queue head pointer */
857 	uint16_t		sqid;	/* submission queue identifier */
858 
859 	/* dword 3 */
860 	uint16_t		cid;	/* command identifier */
861 	uint16_t		status;
862 } __aligned(8);	/* riscv: nvme_qpair_process_completions has better code gen */
863 
864 _Static_assert(sizeof(struct nvme_completion) == 4 * 4, "bad size for nvme_completion");
865 
866 struct nvme_dsm_range {
867 	uint32_t attributes;
868 	uint32_t length;
869 	uint64_t starting_lba;
870 };
871 
872 /* Largest DSM Trim that can be done */
873 #define NVME_MAX_DSM_TRIM		4096
874 
875 _Static_assert(sizeof(struct nvme_dsm_range) == 16, "bad size for nvme_dsm_ranage");
876 
877 /* status code types */
878 enum nvme_status_code_type {
879 	NVME_SCT_GENERIC		= 0x0,
880 	NVME_SCT_COMMAND_SPECIFIC	= 0x1,
881 	NVME_SCT_MEDIA_ERROR		= 0x2,
882 	NVME_SCT_PATH_RELATED		= 0x3,
883 	/* 0x3-0x6 - reserved */
884 	NVME_SCT_VENDOR_SPECIFIC	= 0x7,
885 };
886 
887 /* generic command status codes */
888 enum nvme_generic_command_status_code {
889 	NVME_SC_SUCCESS				= 0x00,
890 	NVME_SC_INVALID_OPCODE			= 0x01,
891 	NVME_SC_INVALID_FIELD			= 0x02,
892 	NVME_SC_COMMAND_ID_CONFLICT		= 0x03,
893 	NVME_SC_DATA_TRANSFER_ERROR		= 0x04,
894 	NVME_SC_ABORTED_POWER_LOSS		= 0x05,
895 	NVME_SC_INTERNAL_DEVICE_ERROR		= 0x06,
896 	NVME_SC_ABORTED_BY_REQUEST		= 0x07,
897 	NVME_SC_ABORTED_SQ_DELETION		= 0x08,
898 	NVME_SC_ABORTED_FAILED_FUSED		= 0x09,
899 	NVME_SC_ABORTED_MISSING_FUSED		= 0x0a,
900 	NVME_SC_INVALID_NAMESPACE_OR_FORMAT	= 0x0b,
901 	NVME_SC_COMMAND_SEQUENCE_ERROR		= 0x0c,
902 	NVME_SC_INVALID_SGL_SEGMENT_DESCR	= 0x0d,
903 	NVME_SC_INVALID_NUMBER_OF_SGL_DESCR	= 0x0e,
904 	NVME_SC_DATA_SGL_LENGTH_INVALID		= 0x0f,
905 	NVME_SC_METADATA_SGL_LENGTH_INVALID	= 0x10,
906 	NVME_SC_SGL_DESCRIPTOR_TYPE_INVALID	= 0x11,
907 	NVME_SC_INVALID_USE_OF_CMB		= 0x12,
908 	NVME_SC_PRP_OFFET_INVALID		= 0x13,
909 	NVME_SC_ATOMIC_WRITE_UNIT_EXCEEDED	= 0x14,
910 	NVME_SC_OPERATION_DENIED		= 0x15,
911 	NVME_SC_SGL_OFFSET_INVALID		= 0x16,
912 	/* 0x17 - reserved */
913 	NVME_SC_HOST_ID_INCONSISTENT_FORMAT	= 0x18,
914 	NVME_SC_KEEP_ALIVE_TIMEOUT_EXPIRED	= 0x19,
915 	NVME_SC_KEEP_ALIVE_TIMEOUT_INVALID	= 0x1a,
916 	NVME_SC_ABORTED_DUE_TO_PREEMPT		= 0x1b,
917 	NVME_SC_SANITIZE_FAILED			= 0x1c,
918 	NVME_SC_SANITIZE_IN_PROGRESS		= 0x1d,
919 	NVME_SC_SGL_DATA_BLOCK_GRAN_INVALID	= 0x1e,
920 	NVME_SC_NOT_SUPPORTED_IN_CMB		= 0x1f,
921 	NVME_SC_NAMESPACE_IS_WRITE_PROTECTED	= 0x20,
922 	NVME_SC_COMMAND_INTERRUPTED		= 0x21,
923 	NVME_SC_TRANSIENT_TRANSPORT_ERROR	= 0x22,
924 
925 	NVME_SC_LBA_OUT_OF_RANGE		= 0x80,
926 	NVME_SC_CAPACITY_EXCEEDED		= 0x81,
927 	NVME_SC_NAMESPACE_NOT_READY		= 0x82,
928 	NVME_SC_RESERVATION_CONFLICT		= 0x83,
929 	NVME_SC_FORMAT_IN_PROGRESS		= 0x84,
930 };
931 
932 /* command specific status codes */
933 enum nvme_command_specific_status_code {
934 	NVME_SC_COMPLETION_QUEUE_INVALID	= 0x00,
935 	NVME_SC_INVALID_QUEUE_IDENTIFIER	= 0x01,
936 	NVME_SC_MAXIMUM_QUEUE_SIZE_EXCEEDED	= 0x02,
937 	NVME_SC_ABORT_COMMAND_LIMIT_EXCEEDED	= 0x03,
938 	/* 0x04 - reserved */
939 	NVME_SC_ASYNC_EVENT_REQUEST_LIMIT_EXCEEDED = 0x05,
940 	NVME_SC_INVALID_FIRMWARE_SLOT		= 0x06,
941 	NVME_SC_INVALID_FIRMWARE_IMAGE		= 0x07,
942 	NVME_SC_INVALID_INTERRUPT_VECTOR	= 0x08,
943 	NVME_SC_INVALID_LOG_PAGE		= 0x09,
944 	NVME_SC_INVALID_FORMAT			= 0x0a,
945 	NVME_SC_FIRMWARE_REQUIRES_RESET		= 0x0b,
946 	NVME_SC_INVALID_QUEUE_DELETION		= 0x0c,
947 	NVME_SC_FEATURE_NOT_SAVEABLE		= 0x0d,
948 	NVME_SC_FEATURE_NOT_CHANGEABLE		= 0x0e,
949 	NVME_SC_FEATURE_NOT_NS_SPECIFIC		= 0x0f,
950 	NVME_SC_FW_ACT_REQUIRES_NVMS_RESET	= 0x10,
951 	NVME_SC_FW_ACT_REQUIRES_RESET		= 0x11,
952 	NVME_SC_FW_ACT_REQUIRES_TIME		= 0x12,
953 	NVME_SC_FW_ACT_PROHIBITED		= 0x13,
954 	NVME_SC_OVERLAPPING_RANGE		= 0x14,
955 	NVME_SC_NS_INSUFFICIENT_CAPACITY	= 0x15,
956 	NVME_SC_NS_ID_UNAVAILABLE		= 0x16,
957 	/* 0x17 - reserved */
958 	NVME_SC_NS_ALREADY_ATTACHED		= 0x18,
959 	NVME_SC_NS_IS_PRIVATE			= 0x19,
960 	NVME_SC_NS_NOT_ATTACHED			= 0x1a,
961 	NVME_SC_THIN_PROV_NOT_SUPPORTED		= 0x1b,
962 	NVME_SC_CTRLR_LIST_INVALID		= 0x1c,
963 	NVME_SC_SELF_TEST_IN_PROGRESS		= 0x1d,
964 	NVME_SC_BOOT_PART_WRITE_PROHIB		= 0x1e,
965 	NVME_SC_INVALID_CTRLR_ID		= 0x1f,
966 	NVME_SC_INVALID_SEC_CTRLR_STATE		= 0x20,
967 	NVME_SC_INVALID_NUM_OF_CTRLR_RESRC	= 0x21,
968 	NVME_SC_INVALID_RESOURCE_ID		= 0x22,
969 	NVME_SC_SANITIZE_PROHIBITED_WPMRE	= 0x23,
970 	NVME_SC_ANA_GROUP_ID_INVALID		= 0x24,
971 	NVME_SC_ANA_ATTACH_FAILED		= 0x25,
972 
973 	NVME_SC_CONFLICTING_ATTRIBUTES		= 0x80,
974 	NVME_SC_INVALID_PROTECTION_INFO		= 0x81,
975 	NVME_SC_ATTEMPTED_WRITE_TO_RO_PAGE	= 0x82,
976 };
977 
978 /* media error status codes */
979 enum nvme_media_error_status_code {
980 	NVME_SC_WRITE_FAULTS			= 0x80,
981 	NVME_SC_UNRECOVERED_READ_ERROR		= 0x81,
982 	NVME_SC_GUARD_CHECK_ERROR		= 0x82,
983 	NVME_SC_APPLICATION_TAG_CHECK_ERROR	= 0x83,
984 	NVME_SC_REFERENCE_TAG_CHECK_ERROR	= 0x84,
985 	NVME_SC_COMPARE_FAILURE			= 0x85,
986 	NVME_SC_ACCESS_DENIED			= 0x86,
987 	NVME_SC_DEALLOCATED_OR_UNWRITTEN	= 0x87,
988 };
989 
990 /* path related status codes */
991 enum nvme_path_related_status_code {
992 	NVME_SC_INTERNAL_PATH_ERROR		= 0x00,
993 	NVME_SC_ASYMMETRIC_ACCESS_PERSISTENT_LOSS = 0x01,
994 	NVME_SC_ASYMMETRIC_ACCESS_INACCESSIBLE	= 0x02,
995 	NVME_SC_ASYMMETRIC_ACCESS_TRANSITION	= 0x03,
996 	NVME_SC_CONTROLLER_PATHING_ERROR	= 0x60,
997 	NVME_SC_HOST_PATHING_ERROR		= 0x70,
998 	NVME_SC_COMMAND_ABORTED_BY_HOST		= 0x71,
999 };
1000 
1001 /* admin opcodes */
1002 enum nvme_admin_opcode {
1003 	NVME_OPC_DELETE_IO_SQ			= 0x00,
1004 	NVME_OPC_CREATE_IO_SQ			= 0x01,
1005 	NVME_OPC_GET_LOG_PAGE			= 0x02,
1006 	/* 0x03 - reserved */
1007 	NVME_OPC_DELETE_IO_CQ			= 0x04,
1008 	NVME_OPC_CREATE_IO_CQ			= 0x05,
1009 	NVME_OPC_IDENTIFY			= 0x06,
1010 	/* 0x07 - reserved */
1011 	NVME_OPC_ABORT				= 0x08,
1012 	NVME_OPC_SET_FEATURES			= 0x09,
1013 	NVME_OPC_GET_FEATURES			= 0x0a,
1014 	/* 0x0b - reserved */
1015 	NVME_OPC_ASYNC_EVENT_REQUEST		= 0x0c,
1016 	NVME_OPC_NAMESPACE_MANAGEMENT		= 0x0d,
1017 	/* 0x0e-0x0f - reserved */
1018 	NVME_OPC_FIRMWARE_ACTIVATE		= 0x10,
1019 	NVME_OPC_FIRMWARE_IMAGE_DOWNLOAD	= 0x11,
1020 	/* 0x12-0x13 - reserved */
1021 	NVME_OPC_DEVICE_SELF_TEST		= 0x14,
1022 	NVME_OPC_NAMESPACE_ATTACHMENT		= 0x15,
1023 	/* 0x16-0x17 - reserved */
1024 	NVME_OPC_KEEP_ALIVE			= 0x18,
1025 	NVME_OPC_DIRECTIVE_SEND			= 0x19,
1026 	NVME_OPC_DIRECTIVE_RECEIVE		= 0x1a,
1027 	/* 0x1b - reserved */
1028 	NVME_OPC_VIRTUALIZATION_MANAGEMENT	= 0x1c,
1029 	NVME_OPC_NVME_MI_SEND			= 0x1d,
1030 	NVME_OPC_NVME_MI_RECEIVE		= 0x1e,
1031 	/* 0x1f - reserved */
1032 	NVME_OPC_CAPACITY_MANAGEMENT		= 0x20,
1033 	/* 0x21-0x23 - reserved */
1034 	NVME_OPC_LOCKDOWN			= 0x24,
1035 	/* 0x25-0x7b - reserved */
1036 	NVME_OPC_DOORBELL_BUFFER_CONFIG		= 0x7c,
1037 	/* 0x7d-0x7e - reserved */
1038 	NVME_OPC_FABRICS_COMMANDS		= 0x7f,
1039 
1040 	NVME_OPC_FORMAT_NVM			= 0x80,
1041 	NVME_OPC_SECURITY_SEND			= 0x81,
1042 	NVME_OPC_SECURITY_RECEIVE		= 0x82,
1043 	/* 0x83 - reserved */
1044 	NVME_OPC_SANITIZE			= 0x84,
1045 	/* 0x85 - reserved */
1046 	NVME_OPC_GET_LBA_STATUS			= 0x86,
1047 };
1048 
1049 /* nvme nvm opcodes */
1050 enum nvme_nvm_opcode {
1051 	NVME_OPC_FLUSH				= 0x00,
1052 	NVME_OPC_WRITE				= 0x01,
1053 	NVME_OPC_READ				= 0x02,
1054 	/* 0x03 - reserved */
1055 	NVME_OPC_WRITE_UNCORRECTABLE		= 0x04,
1056 	NVME_OPC_COMPARE			= 0x05,
1057 	/* 0x06-0x07 - reserved */
1058 	NVME_OPC_WRITE_ZEROES			= 0x08,
1059 	NVME_OPC_DATASET_MANAGEMENT		= 0x09,
1060 	/* 0x0a-0x0b - reserved */
1061 	NVME_OPC_VERIFY				= 0x0c,
1062 	NVME_OPC_RESERVATION_REGISTER		= 0x0d,
1063 	NVME_OPC_RESERVATION_REPORT		= 0x0e,
1064 	/* 0x0f-0x10 - reserved */
1065 	NVME_OPC_RESERVATION_ACQUIRE		= 0x11,
1066 	/* 0x12-0x14 - reserved */
1067 	NVME_OPC_RESERVATION_RELEASE		= 0x15,
1068 	/* 0x16-0x18 - reserved */
1069 	NVME_OPC_COPY				= 0x19,
1070 };
1071 
1072 enum nvme_feature {
1073 	/* 0x00 - reserved */
1074 	NVME_FEAT_ARBITRATION			= 0x01,
1075 	NVME_FEAT_POWER_MANAGEMENT		= 0x02,
1076 	NVME_FEAT_LBA_RANGE_TYPE		= 0x03,
1077 	NVME_FEAT_TEMPERATURE_THRESHOLD		= 0x04,
1078 	NVME_FEAT_ERROR_RECOVERY		= 0x05,
1079 	NVME_FEAT_VOLATILE_WRITE_CACHE		= 0x06,
1080 	NVME_FEAT_NUMBER_OF_QUEUES		= 0x07,
1081 	NVME_FEAT_INTERRUPT_COALESCING		= 0x08,
1082 	NVME_FEAT_INTERRUPT_VECTOR_CONFIGURATION = 0x09,
1083 	NVME_FEAT_WRITE_ATOMICITY		= 0x0A,
1084 	NVME_FEAT_ASYNC_EVENT_CONFIGURATION	= 0x0B,
1085 	NVME_FEAT_AUTONOMOUS_POWER_STATE_TRANSITION = 0x0C,
1086 	NVME_FEAT_HOST_MEMORY_BUFFER		= 0x0D,
1087 	NVME_FEAT_TIMESTAMP			= 0x0E,
1088 	NVME_FEAT_KEEP_ALIVE_TIMER		= 0x0F,
1089 	NVME_FEAT_HOST_CONTROLLED_THERMAL_MGMT	= 0x10,
1090 	NVME_FEAT_NON_OP_POWER_STATE_CONFIG	= 0x11,
1091 	NVME_FEAT_READ_RECOVERY_LEVEL_CONFIG	= 0x12,
1092 	NVME_FEAT_PREDICTABLE_LATENCY_MODE_CONFIG = 0x13,
1093 	NVME_FEAT_PREDICTABLE_LATENCY_MODE_WINDOW = 0x14,
1094 	NVME_FEAT_LBA_STATUS_INFORMATION_ATTRIBUTES = 0x15,
1095 	NVME_FEAT_HOST_BEHAVIOR_SUPPORT		= 0x16,
1096 	NVME_FEAT_SANITIZE_CONFIG		= 0x17,
1097 	NVME_FEAT_ENDURANCE_GROUP_EVENT_CONFIGURATION = 0x18,
1098 	/* 0x19-0x77 - reserved */
1099 	/* 0x78-0x7f - NVMe Management Interface */
1100 	NVME_FEAT_SOFTWARE_PROGRESS_MARKER	= 0x80,
1101 	NVME_FEAT_HOST_IDENTIFIER		= 0x81,
1102 	NVME_FEAT_RESERVATION_NOTIFICATION_MASK	= 0x82,
1103 	NVME_FEAT_RESERVATION_PERSISTENCE	= 0x83,
1104 	NVME_FEAT_NAMESPACE_WRITE_PROTECTION_CONFIG = 0x84,
1105 	/* 0x85-0xBF - command set specific (reserved) */
1106 	/* 0xC0-0xFF - vendor specific */
1107 };
1108 
1109 enum nvme_dsm_attribute {
1110 	NVME_DSM_ATTR_INTEGRAL_READ		= 0x1,
1111 	NVME_DSM_ATTR_INTEGRAL_WRITE		= 0x2,
1112 	NVME_DSM_ATTR_DEALLOCATE		= 0x4,
1113 };
1114 
1115 enum nvme_activate_action {
1116 	NVME_AA_REPLACE_NO_ACTIVATE		= 0x0,
1117 	NVME_AA_REPLACE_ACTIVATE		= 0x1,
1118 	NVME_AA_ACTIVATE			= 0x2,
1119 };
1120 
1121 struct nvme_power_state {
1122 	/** Maximum Power */
1123 	uint16_t	mp;			/* Maximum Power */
1124 	uint8_t		ps_rsvd1;
1125 	uint8_t		mps_nops;		/* Max Power Scale, Non-Operational State */
1126 
1127 	uint32_t	enlat;			/* Entry Latency */
1128 	uint32_t	exlat;			/* Exit Latency */
1129 
1130 	uint8_t		rrt;			/* Relative Read Throughput */
1131 	uint8_t		rrl;			/* Relative Read Latency */
1132 	uint8_t		rwt;			/* Relative Write Throughput */
1133 	uint8_t		rwl;			/* Relative Write Latency */
1134 
1135 	uint16_t	idlp;			/* Idle Power */
1136 	uint8_t		ips;			/* Idle Power Scale */
1137 	uint8_t		ps_rsvd8;
1138 
1139 	uint16_t	actp;			/* Active Power */
1140 	uint8_t		apw_aps;		/* Active Power Workload, Active Power Scale */
1141 	uint8_t		ps_rsvd10[9];
1142 } __packed;
1143 
1144 _Static_assert(sizeof(struct nvme_power_state) == 32, "bad size for nvme_power_state");
1145 
1146 #define NVME_SERIAL_NUMBER_LENGTH	20
1147 #define NVME_MODEL_NUMBER_LENGTH	40
1148 #define NVME_FIRMWARE_REVISION_LENGTH	8
1149 
1150 struct nvme_controller_data {
1151 	/* bytes 0-255: controller capabilities and features */
1152 
1153 	/** pci vendor id */
1154 	uint16_t		vid;
1155 
1156 	/** pci subsystem vendor id */
1157 	uint16_t		ssvid;
1158 
1159 	/** serial number */
1160 	uint8_t			sn[NVME_SERIAL_NUMBER_LENGTH];
1161 
1162 	/** model number */
1163 	uint8_t			mn[NVME_MODEL_NUMBER_LENGTH];
1164 
1165 	/** firmware revision */
1166 	uint8_t			fr[NVME_FIRMWARE_REVISION_LENGTH];
1167 
1168 	/** recommended arbitration burst */
1169 	uint8_t			rab;
1170 
1171 	/** ieee oui identifier */
1172 	uint8_t			ieee[3];
1173 
1174 	/** multi-interface capabilities */
1175 	uint8_t			mic;
1176 
1177 	/** maximum data transfer size */
1178 	uint8_t			mdts;
1179 
1180 	/** Controller ID */
1181 	uint16_t		ctrlr_id;
1182 
1183 	/** Version */
1184 	uint32_t		ver;
1185 
1186 	/** RTD3 Resume Latency */
1187 	uint32_t		rtd3r;
1188 
1189 	/** RTD3 Enter Latency */
1190 	uint32_t		rtd3e;
1191 
1192 	/** Optional Asynchronous Events Supported */
1193 	uint32_t		oaes;	/* bitfield really */
1194 
1195 	/** Controller Attributes */
1196 	uint32_t		ctratt;	/* bitfield really */
1197 
1198 	/** Read Recovery Levels Supported */
1199 	uint16_t		rrls;
1200 
1201 	uint8_t			reserved1[9];
1202 
1203 	/** Controller Type */
1204 	uint8_t			cntrltype;
1205 
1206 	/** FRU Globally Unique Identifier */
1207 	uint8_t			fguid[16];
1208 
1209 	/** Command Retry Delay Time 1 */
1210 	uint16_t		crdt1;
1211 
1212 	/** Command Retry Delay Time 2 */
1213 	uint16_t		crdt2;
1214 
1215 	/** Command Retry Delay Time 3 */
1216 	uint16_t		crdt3;
1217 
1218 	uint8_t			reserved2[122];
1219 
1220 	/* bytes 256-511: admin command set attributes */
1221 
1222 	/** optional admin command support */
1223 	uint16_t		oacs;
1224 
1225 	/** abort command limit */
1226 	uint8_t			acl;
1227 
1228 	/** asynchronous event request limit */
1229 	uint8_t			aerl;
1230 
1231 	/** firmware updates */
1232 	uint8_t			frmw;
1233 
1234 	/** log page attributes */
1235 	uint8_t			lpa;
1236 
1237 	/** error log page entries */
1238 	uint8_t			elpe;
1239 
1240 	/** number of power states supported */
1241 	uint8_t			npss;
1242 
1243 	/** admin vendor specific command configuration */
1244 	uint8_t			avscc;
1245 
1246 	/** Autonomous Power State Transition Attributes */
1247 	uint8_t			apsta;
1248 
1249 	/** Warning Composite Temperature Threshold */
1250 	uint16_t		wctemp;
1251 
1252 	/** Critical Composite Temperature Threshold */
1253 	uint16_t		cctemp;
1254 
1255 	/** Maximum Time for Firmware Activation */
1256 	uint16_t		mtfa;
1257 
1258 	/** Host Memory Buffer Preferred Size */
1259 	uint32_t		hmpre;
1260 
1261 	/** Host Memory Buffer Minimum Size */
1262 	uint32_t		hmmin;
1263 
1264 	/** Name space capabilities  */
1265 	struct {
1266 		/* if nsmgmt, report tnvmcap and unvmcap */
1267 		uint8_t    tnvmcap[16];
1268 		uint8_t    unvmcap[16];
1269 	} __packed untncap;
1270 
1271 	/** Replay Protected Memory Block Support */
1272 	uint32_t		rpmbs; /* Really a bitfield */
1273 
1274 	/** Extended Device Self-test Time */
1275 	uint16_t		edstt;
1276 
1277 	/** Device Self-test Options */
1278 	uint8_t			dsto; /* Really a bitfield */
1279 
1280 	/** Firmware Update Granularity */
1281 	uint8_t			fwug;
1282 
1283 	/** Keep Alive Support */
1284 	uint16_t		kas;
1285 
1286 	/** Host Controlled Thermal Management Attributes */
1287 	uint16_t		hctma; /* Really a bitfield */
1288 
1289 	/** Minimum Thermal Management Temperature */
1290 	uint16_t		mntmt;
1291 
1292 	/** Maximum Thermal Management Temperature */
1293 	uint16_t		mxtmt;
1294 
1295 	/** Sanitize Capabilities */
1296 	uint32_t		sanicap; /* Really a bitfield */
1297 
1298 	/** Host Memory Buffer Minimum Descriptor Entry Size */
1299 	uint32_t		hmminds;
1300 
1301 	/** Host Memory Maximum Descriptors Entries */
1302 	uint16_t		hmmaxd;
1303 
1304 	/** NVM Set Identifier Maximum */
1305 	uint16_t		nsetidmax;
1306 
1307 	/** Endurance Group Identifier Maximum */
1308 	uint16_t		endgidmax;
1309 
1310 	/** ANA Transition Time */
1311 	uint8_t			anatt;
1312 
1313 	/** Asymmetric Namespace Access Capabilities */
1314 	uint8_t			anacap;
1315 
1316 	/** ANA Group Identifier Maximum */
1317 	uint32_t		anagrpmax;
1318 
1319 	/** Number of ANA Group Identifiers */
1320 	uint32_t		nanagrpid;
1321 
1322 	/** Persistent Event Log Size */
1323 	uint32_t		pels;
1324 
1325 	uint8_t			reserved3[156];
1326 	/* bytes 512-703: nvm command set attributes */
1327 
1328 	/** submission queue entry size */
1329 	uint8_t			sqes;
1330 
1331 	/** completion queue entry size */
1332 	uint8_t			cqes;
1333 
1334 	/** Maximum Outstanding Commands */
1335 	uint16_t		maxcmd;
1336 
1337 	/** number of namespaces */
1338 	uint32_t		nn;
1339 
1340 	/** optional nvm command support */
1341 	uint16_t		oncs;
1342 
1343 	/** fused operation support */
1344 	uint16_t		fuses;
1345 
1346 	/** format nvm attributes */
1347 	uint8_t			fna;
1348 
1349 	/** volatile write cache */
1350 	uint8_t			vwc;
1351 
1352 	/** Atomic Write Unit Normal */
1353 	uint16_t		awun;
1354 
1355 	/** Atomic Write Unit Power Fail */
1356 	uint16_t		awupf;
1357 
1358 	/** NVM Vendor Specific Command Configuration */
1359 	uint8_t			nvscc;
1360 
1361 	/** Namespace Write Protection Capabilities */
1362 	uint8_t			nwpc;
1363 
1364 	/** Atomic Compare & Write Unit */
1365 	uint16_t		acwu;
1366 	uint16_t		reserved6;
1367 
1368 	/** SGL Support */
1369 	uint32_t		sgls;
1370 
1371 	/** Maximum Number of Allowed Namespaces */
1372 	uint32_t		mnan;
1373 
1374 	/* bytes 540-767: Reserved */
1375 	uint8_t			reserved7[224];
1376 
1377 	/** NVM Subsystem NVMe Qualified Name */
1378 	uint8_t			subnqn[256];
1379 
1380 	/* bytes 1024-1791: Reserved */
1381 	uint8_t			reserved8[768];
1382 
1383 	/* bytes 1792-2047: NVMe over Fabrics specification */
1384 	uint32_t		ioccsz;
1385 	uint32_t		iorcsz;
1386 	uint16_t		icdoff;
1387 	uint8_t			fcatt;
1388 	uint8_t			msdbd;
1389 	uint16_t		ofcs;
1390 	uint8_t			reserved9[242];
1391 
1392 	/* bytes 2048-3071: power state descriptors */
1393 	struct nvme_power_state power_state[32];
1394 
1395 	/* bytes 3072-4095: vendor specific */
1396 	uint8_t			vs[1024];
1397 } __packed __aligned(4);
1398 
1399 _Static_assert(sizeof(struct nvme_controller_data) == 4096, "bad size for nvme_controller_data");
1400 
1401 struct nvme_namespace_data {
1402 	/** namespace size */
1403 	uint64_t		nsze;
1404 
1405 	/** namespace capacity */
1406 	uint64_t		ncap;
1407 
1408 	/** namespace utilization */
1409 	uint64_t		nuse;
1410 
1411 	/** namespace features */
1412 	uint8_t			nsfeat;
1413 
1414 	/** number of lba formats */
1415 	uint8_t			nlbaf;
1416 
1417 	/** formatted lba size */
1418 	uint8_t			flbas;
1419 
1420 	/** metadata capabilities */
1421 	uint8_t			mc;
1422 
1423 	/** end-to-end data protection capabilities */
1424 	uint8_t			dpc;
1425 
1426 	/** end-to-end data protection type settings */
1427 	uint8_t			dps;
1428 
1429 	/** Namespace Multi-path I/O and Namespace Sharing Capabilities */
1430 	uint8_t			nmic;
1431 
1432 	/** Reservation Capabilities */
1433 	uint8_t			rescap;
1434 
1435 	/** Format Progress Indicator */
1436 	uint8_t			fpi;
1437 
1438 	/** Deallocate Logical Block Features */
1439 	uint8_t			dlfeat;
1440 
1441 	/** Namespace Atomic Write Unit Normal  */
1442 	uint16_t		nawun;
1443 
1444 	/** Namespace Atomic Write Unit Power Fail */
1445 	uint16_t		nawupf;
1446 
1447 	/** Namespace Atomic Compare & Write Unit */
1448 	uint16_t		nacwu;
1449 
1450 	/** Namespace Atomic Boundary Size Normal */
1451 	uint16_t		nabsn;
1452 
1453 	/** Namespace Atomic Boundary Offset */
1454 	uint16_t		nabo;
1455 
1456 	/** Namespace Atomic Boundary Size Power Fail */
1457 	uint16_t		nabspf;
1458 
1459 	/** Namespace Optimal IO Boundary */
1460 	uint16_t		noiob;
1461 
1462 	/** NVM Capacity */
1463 	uint8_t			nvmcap[16];
1464 
1465 	/** Namespace Preferred Write Granularity  */
1466 	uint16_t		npwg;
1467 
1468 	/** Namespace Preferred Write Alignment */
1469 	uint16_t		npwa;
1470 
1471 	/** Namespace Preferred Deallocate Granularity */
1472 	uint16_t		npdg;
1473 
1474 	/** Namespace Preferred Deallocate Alignment */
1475 	uint16_t		npda;
1476 
1477 	/** Namespace Optimal Write Size */
1478 	uint16_t		nows;
1479 
1480 	/* bytes 74-91: Reserved */
1481 	uint8_t			reserved5[18];
1482 
1483 	/** ANA Group Identifier */
1484 	uint32_t		anagrpid;
1485 
1486 	/* bytes 96-98: Reserved */
1487 	uint8_t			reserved6[3];
1488 
1489 	/** Namespace Attributes */
1490 	uint8_t			nsattr;
1491 
1492 	/** NVM Set Identifier */
1493 	uint16_t		nvmsetid;
1494 
1495 	/** Endurance Group Identifier */
1496 	uint16_t		endgid;
1497 
1498 	/** Namespace Globally Unique Identifier */
1499 	uint8_t			nguid[16];
1500 
1501 	/** IEEE Extended Unique Identifier */
1502 	uint8_t			eui64[8];
1503 
1504 	/** lba format support */
1505 	uint32_t		lbaf[16];
1506 
1507 	uint8_t			reserved7[192];
1508 
1509 	uint8_t			vendor_specific[3712];
1510 } __packed __aligned(4);
1511 
1512 _Static_assert(sizeof(struct nvme_namespace_data) == 4096, "bad size for nvme_namepsace_data");
1513 
1514 enum nvme_log_page {
1515 	/* 0x00 - reserved */
1516 	NVME_LOG_ERROR			= 0x01,
1517 	NVME_LOG_HEALTH_INFORMATION	= 0x02,
1518 	NVME_LOG_FIRMWARE_SLOT		= 0x03,
1519 	NVME_LOG_CHANGED_NAMESPACE	= 0x04,
1520 	NVME_LOG_COMMAND_EFFECT		= 0x05,
1521 	NVME_LOG_DEVICE_SELF_TEST	= 0x06,
1522 	NVME_LOG_TELEMETRY_HOST_INITIATED = 0x07,
1523 	NVME_LOG_TELEMETRY_CONTROLLER_INITIATED = 0x08,
1524 	NVME_LOG_ENDURANCE_GROUP_INFORMATION = 0x09,
1525 	NVME_LOG_PREDICTABLE_LATENCY_PER_NVM_SET = 0x0a,
1526 	NVME_LOG_PREDICTABLE_LATENCY_EVENT_AGGREGATE = 0x0b,
1527 	NVME_LOG_ASYMMETRIC_NAMESPACE_ACCESS = 0x0c,
1528 	NVME_LOG_PERSISTENT_EVENT_LOG	= 0x0d,
1529 	NVME_LOG_LBA_STATUS_INFORMATION	= 0x0e,
1530 	NVME_LOG_ENDURANCE_GROUP_EVENT_AGGREGATE = 0x0f,
1531 	NVME_LOG_DISCOVERY		= 0x70,
1532 	/* 0x06-0x7F - reserved */
1533 	/* 0x80-0xBF - I/O command set specific */
1534 	NVME_LOG_RES_NOTIFICATION	= 0x80,
1535 	NVME_LOG_SANITIZE_STATUS	= 0x81,
1536 	/* 0x82-0xBF - reserved */
1537 	/* 0xC0-0xFF - vendor specific */
1538 
1539 	/*
1540 	 * The following are Intel Specific log pages, but they seem
1541 	 * to be widely implemented.
1542 	 */
1543 	INTEL_LOG_READ_LAT_LOG		= 0xc1,
1544 	INTEL_LOG_WRITE_LAT_LOG		= 0xc2,
1545 	INTEL_LOG_TEMP_STATS		= 0xc5,
1546 	INTEL_LOG_ADD_SMART		= 0xca,
1547 	INTEL_LOG_DRIVE_MKT_NAME	= 0xdd,
1548 
1549 	/*
1550 	 * HGST log page, with lots ofs sub pages.
1551 	 */
1552 	HGST_INFO_LOG			= 0xc1,
1553 };
1554 
1555 struct nvme_error_information_entry {
1556 	uint64_t		error_count;
1557 	uint16_t		sqid;
1558 	uint16_t		cid;
1559 	uint16_t		status;
1560 	uint16_t		error_location;
1561 	uint64_t		lba;
1562 	uint32_t		nsid;
1563 	uint8_t			vendor_specific;
1564 	uint8_t			trtype;
1565 	uint16_t		reserved30;
1566 	uint64_t		csi;
1567 	uint16_t		ttsi;
1568 	uint8_t			reserved[22];
1569 } __packed __aligned(4);
1570 
1571 _Static_assert(sizeof(struct nvme_error_information_entry) == 64, "bad size for nvme_error_information_entry");
1572 
1573 struct nvme_health_information_page {
1574 	uint8_t			critical_warning;
1575 	uint16_t		temperature;
1576 	uint8_t			available_spare;
1577 	uint8_t			available_spare_threshold;
1578 	uint8_t			percentage_used;
1579 
1580 	uint8_t			reserved[26];
1581 
1582 	/*
1583 	 * Note that the following are 128-bit values, but are
1584 	 *  defined as an array of 2 64-bit values.
1585 	 */
1586 	/* Data Units Read is always in 512-byte units. */
1587 	uint64_t		data_units_read[2];
1588 	/* Data Units Written is always in 512-byte units. */
1589 	uint64_t		data_units_written[2];
1590 	/* For NVM command set, this includes Compare commands. */
1591 	uint64_t		host_read_commands[2];
1592 	uint64_t		host_write_commands[2];
1593 	/* Controller Busy Time is reported in minutes. */
1594 	uint64_t		controller_busy_time[2];
1595 	uint64_t		power_cycles[2];
1596 	uint64_t		power_on_hours[2];
1597 	uint64_t		unsafe_shutdowns[2];
1598 	uint64_t		media_errors[2];
1599 	uint64_t		num_error_info_log_entries[2];
1600 	uint32_t		warning_temp_time;
1601 	uint32_t		error_temp_time;
1602 	uint16_t		temp_sensor[8];
1603 	/* Thermal Management Temperature 1 Transition Count */
1604 	uint32_t		tmt1tc;
1605 	/* Thermal Management Temperature 2 Transition Count */
1606 	uint32_t		tmt2tc;
1607 	/* Total Time For Thermal Management Temperature 1 */
1608 	uint32_t		ttftmt1;
1609 	/* Total Time For Thermal Management Temperature 2 */
1610 	uint32_t		ttftmt2;
1611 
1612 	uint8_t			reserved2[280];
1613 } __packed __aligned(8);
1614 
1615 _Static_assert(sizeof(struct nvme_health_information_page) == 512, "bad size for nvme_health_information_page");
1616 
1617 struct nvme_firmware_page {
1618 	uint8_t			afi;
1619 	uint8_t			reserved[7];
1620 	/* revisions for 7 slots */
1621 	uint8_t			revision[7][NVME_FIRMWARE_REVISION_LENGTH];
1622 	uint8_t			reserved2[448];
1623 } __packed __aligned(4);
1624 
1625 _Static_assert(sizeof(struct nvme_firmware_page) == 512, "bad size for nvme_firmware_page");
1626 
1627 struct nvme_ns_list {
1628 	uint32_t		ns[1024];
1629 } __packed __aligned(4);
1630 
1631 _Static_assert(sizeof(struct nvme_ns_list) == 4096, "bad size for nvme_ns_list");
1632 
1633 struct nvme_command_effects_page {
1634 	uint32_t		acs[256];
1635 	uint32_t		iocs[256];
1636 	uint8_t			reserved[2048];
1637 } __packed __aligned(4);
1638 
1639 _Static_assert(sizeof(struct nvme_command_effects_page) == 4096,
1640     "bad size for nvme_command_effects_page");
1641 
1642 struct nvme_device_self_test_page {
1643 	uint8_t			curr_operation;
1644 	uint8_t			curr_compl;
1645 	uint8_t			rsvd2[2];
1646 	struct {
1647 		uint8_t		status;
1648 		uint8_t		segment_num;
1649 		uint8_t		valid_diag_info;
1650 		uint8_t		rsvd3;
1651 		uint64_t	poh;
1652 		uint32_t	nsid;
1653 		/* Define as an array to simplify alignment issues */
1654 		uint8_t		failing_lba[8];
1655 		uint8_t		status_code_type;
1656 		uint8_t		status_code;
1657 		uint8_t		vendor_specific[2];
1658 	} __packed result[20];
1659 } __packed __aligned(4);
1660 
1661 _Static_assert(sizeof(struct nvme_device_self_test_page) == 564,
1662     "bad size for nvme_device_self_test_page");
1663 
1664 /*
1665  * Header structure for both host initiated telemetry (page 7) and controller
1666  * initiated telemetry (page 8).
1667  */
1668 struct nvme_telemetry_log_page {
1669 	uint8_t			identifier;
1670 	uint8_t			rsvd[4];
1671 	uint8_t			oui[3];
1672 	uint16_t		da1_last;
1673 	uint16_t		da2_last;
1674 	uint16_t		da3_last;
1675 	uint8_t			rsvd2[2];
1676 	uint32_t		da4_last;
1677 	uint8_t			rsvd3[361];
1678 	uint8_t			hi_gen;
1679 	uint8_t			ci_avail;
1680 	uint8_t			ci_gen;
1681 	uint8_t			reason[128];
1682 	/* Blocks of telemetry data follow */
1683 } __packed __aligned(4);
1684 
1685 _Static_assert(sizeof(struct nvme_telemetry_log_page) == 512,
1686     "bad size for nvme_telemetry_log");
1687 
1688 struct nvme_discovery_log_entry {
1689 	uint8_t			trtype;
1690 	uint8_t			adrfam;
1691 	uint8_t			subtype;
1692 	uint8_t			treq;
1693 	uint16_t		portid;
1694 	uint16_t		cntlid;
1695 	uint16_t		aqsz;
1696 	uint8_t			reserved1[22];
1697 	uint8_t			trsvcid[32];
1698 	uint8_t			reserved2[192];
1699 	uint8_t			subnqn[256];
1700 	uint8_t			traddr[256];
1701 	union {
1702 		struct {
1703 			uint8_t	rdma_qptype;
1704 			uint8_t	rdma_prtype;
1705 			uint8_t	rdma_cms;
1706 			uint8_t	reserved[5];
1707 			uint16_t rdma_pkey;
1708 		} rdma;
1709 		struct {
1710 			uint8_t	sectype;
1711 		} tcp;
1712 		uint8_t		reserved[256];
1713 	} tsas;
1714 } __packed __aligned(4);
1715 
1716 _Static_assert(sizeof(struct nvme_discovery_log_entry) == 1024,
1717     "bad size for nvme_discovery_log_entry");
1718 
1719 struct nvme_discovery_log {
1720 	uint64_t		genctr;
1721 	uint64_t		numrec;
1722 	uint16_t		recfmt;
1723 	uint8_t			reserved[1006];
1724 	struct nvme_discovery_log_entry entries[];
1725 } __packed __aligned(4);
1726 
1727 _Static_assert(sizeof(struct nvme_discovery_log) == 1024,
1728     "bad size for nvme_discovery_log");
1729 
1730 struct nvme_res_notification_page {
1731 	uint64_t		log_page_count;
1732 	uint8_t			log_page_type;
1733 	uint8_t			available_log_pages;
1734 	uint8_t			reserved2;
1735 	uint32_t		nsid;
1736 	uint8_t			reserved[48];
1737 } __packed __aligned(4);
1738 
1739 _Static_assert(sizeof(struct nvme_res_notification_page) == 64,
1740     "bad size for nvme_res_notification_page");
1741 
1742 struct nvme_sanitize_status_page {
1743 	uint16_t		sprog;
1744 	uint16_t		sstat;
1745 	uint32_t		scdw10;
1746 	uint32_t		etfo;
1747 	uint32_t		etfbe;
1748 	uint32_t		etfce;
1749 	uint32_t		etfownd;
1750 	uint32_t		etfbewnd;
1751 	uint32_t		etfcewnd;
1752 	uint8_t			reserved[480];
1753 } __packed __aligned(4);
1754 
1755 _Static_assert(sizeof(struct nvme_sanitize_status_page) == 512,
1756     "bad size for nvme_sanitize_status_page");
1757 
1758 struct intel_log_temp_stats {
1759 	uint64_t	current;
1760 	uint64_t	overtemp_flag_last;
1761 	uint64_t	overtemp_flag_life;
1762 	uint64_t	max_temp;
1763 	uint64_t	min_temp;
1764 	uint64_t	_rsvd[5];
1765 	uint64_t	max_oper_temp;
1766 	uint64_t	min_oper_temp;
1767 	uint64_t	est_offset;
1768 } __packed __aligned(4);
1769 
1770 _Static_assert(sizeof(struct intel_log_temp_stats) == 13 * 8, "bad size for intel_log_temp_stats");
1771 
1772 struct nvme_resv_reg_ctrlr {
1773 	uint16_t		ctrlr_id;	/* Controller ID */
1774 	uint8_t			rcsts;		/* Reservation Status */
1775 	uint8_t			reserved3[5];
1776 	uint64_t		hostid;		/* Host Identifier */
1777 	uint64_t		rkey;		/* Reservation Key */
1778 } __packed __aligned(4);
1779 
1780 _Static_assert(sizeof(struct nvme_resv_reg_ctrlr) == 24, "bad size for nvme_resv_reg_ctrlr");
1781 
1782 struct nvme_resv_reg_ctrlr_ext {
1783 	uint16_t		ctrlr_id;	/* Controller ID */
1784 	uint8_t			rcsts;		/* Reservation Status */
1785 	uint8_t			reserved3[5];
1786 	uint64_t		rkey;		/* Reservation Key */
1787 	uint64_t		hostid[2];	/* Host Identifier */
1788 	uint8_t			reserved32[32];
1789 } __packed __aligned(4);
1790 
1791 _Static_assert(sizeof(struct nvme_resv_reg_ctrlr_ext) == 64, "bad size for nvme_resv_reg_ctrlr_ext");
1792 
1793 struct nvme_resv_status {
1794 	uint32_t		gen;		/* Generation */
1795 	uint8_t			rtype;		/* Reservation Type */
1796 	uint8_t			regctl[2];	/* Number of Registered Controllers */
1797 	uint8_t			reserved7[2];
1798 	uint8_t			ptpls;		/* Persist Through Power Loss State */
1799 	uint8_t			reserved10[14];
1800 	struct nvme_resv_reg_ctrlr	ctrlr[0];
1801 } __packed __aligned(4);
1802 
1803 _Static_assert(sizeof(struct nvme_resv_status) == 24, "bad size for nvme_resv_status");
1804 
1805 struct nvme_resv_status_ext {
1806 	uint32_t		gen;		/* Generation */
1807 	uint8_t			rtype;		/* Reservation Type */
1808 	uint8_t			regctl[2];	/* Number of Registered Controllers */
1809 	uint8_t			reserved7[2];
1810 	uint8_t			ptpls;		/* Persist Through Power Loss State */
1811 	uint8_t			reserved10[14];
1812 	uint8_t			reserved24[40];
1813 	struct nvme_resv_reg_ctrlr_ext	ctrlr[0];
1814 } __packed __aligned(4);
1815 
1816 _Static_assert(sizeof(struct nvme_resv_status_ext) == 64, "bad size for nvme_resv_status_ext");
1817 
1818 #define NVME_TEST_MAX_THREADS	128
1819 
1820 struct nvme_io_test {
1821 	enum nvme_nvm_opcode	opc;
1822 	uint32_t		size;
1823 	uint32_t		time;	/* in seconds */
1824 	uint32_t		num_threads;
1825 	uint32_t		flags;
1826 	uint64_t		io_completed[NVME_TEST_MAX_THREADS];
1827 };
1828 
1829 enum nvme_io_test_flags {
1830 	/*
1831 	 * Specifies whether dev_refthread/dev_relthread should be
1832 	 *  called during NVME_BIO_TEST.  Ignored for other test
1833 	 *  types.
1834 	 */
1835 	NVME_TEST_FLAG_REFTHREAD =	0x1,
1836 };
1837 
1838 struct nvme_pt_command {
1839 	/*
1840 	 * cmd is used to specify a passthrough command to a controller or
1841 	 *  namespace.
1842 	 *
1843 	 * The following fields from cmd may be specified by the caller:
1844 	 *	* opc  (opcode)
1845 	 *	* nsid (namespace id) - for admin commands only
1846 	 *	* cdw10-cdw15
1847 	 *
1848 	 * Remaining fields must be set to 0 by the caller.
1849 	 */
1850 	struct nvme_command	cmd;
1851 
1852 	/*
1853 	 * cpl returns completion status for the passthrough command
1854 	 *  specified by cmd.
1855 	 *
1856 	 * The following fields will be filled out by the driver, for
1857 	 *  consumption by the caller:
1858 	 *	* cdw0
1859 	 *	* status (except for phase)
1860 	 *
1861 	 * Remaining fields will be set to 0 by the driver.
1862 	 */
1863 	struct nvme_completion	cpl;
1864 
1865 	/* buf is the data buffer associated with this passthrough command. */
1866 	void *			buf;
1867 
1868 	/*
1869 	 * len is the length of the data buffer associated with this
1870 	 *  passthrough command.
1871 	 */
1872 	uint32_t		len;
1873 
1874 	/*
1875 	 * is_read = 1 if the passthrough command will read data into the
1876 	 *  supplied buffer from the controller.
1877 	 *
1878 	 * is_read = 0 if the passthrough command will write data from the
1879 	 *  supplied buffer to the controller.
1880 	 */
1881 	uint32_t		is_read;
1882 
1883 	/*
1884 	 * driver_lock is used by the driver only.  It must be set to 0
1885 	 *  by the caller.
1886 	 */
1887 	struct mtx *		driver_lock;
1888 };
1889 
1890 struct nvme_get_nsid {
1891 	char		cdev[SPECNAMELEN + 1];
1892 	uint32_t	nsid;
1893 };
1894 
1895 struct nvme_hmb_desc {
1896 	uint64_t	addr;
1897 	uint32_t	size;
1898 	uint32_t	reserved;
1899 };
1900 
1901 #define nvme_completion_is_error(cpl)					\
1902 	(NVME_STATUS_GET_SC((cpl)->status) != 0 || NVME_STATUS_GET_SCT((cpl)->status) != 0)
1903 
1904 void	nvme_strvis(uint8_t *dst, const uint8_t *src, int dstlen, int srclen);
1905 
1906 #ifdef _KERNEL
1907 
1908 struct bio;
1909 struct thread;
1910 
1911 struct nvme_namespace;
1912 struct nvme_controller;
1913 struct nvme_consumer;
1914 struct nvme_passthru_cmd;
1915 
1916 typedef void (*nvme_cb_fn_t)(void *, const struct nvme_completion *);
1917 
1918 typedef void *(*nvme_cons_ns_fn_t)(struct nvme_namespace *, void *);
1919 typedef void *(*nvme_cons_ctrlr_fn_t)(struct nvme_controller *);
1920 typedef void (*nvme_cons_async_fn_t)(void *, const struct nvme_completion *,
1921 				     uint32_t, void *, uint32_t);
1922 typedef void (*nvme_cons_fail_fn_t)(void *);
1923 
1924 enum nvme_namespace_flags {
1925 	NVME_NS_DEALLOCATE_SUPPORTED	= 0x1,
1926 	NVME_NS_FLUSH_SUPPORTED		= 0x2,
1927 };
1928 
1929 int	nvme_ctrlr_passthrough_cmd(struct nvme_controller *ctrlr,
1930 				   struct nvme_pt_command *pt,
1931 				   uint32_t nsid, int is_user_buffer,
1932 				   int is_admin_cmd);
1933 
1934 int	nvme_ctrlr_linux_passthru_cmd(struct nvme_controller *ctrlr,
1935 				      struct nvme_passthru_cmd *npc,
1936 				      uint32_t nsid, bool is_user,
1937 				      bool is_admin);
1938 
1939 /* Admin functions */
1940 void	nvme_ctrlr_cmd_set_feature(struct nvme_controller *ctrlr,
1941 				   uint8_t feature, uint32_t cdw11,
1942 				   uint32_t cdw12, uint32_t cdw13,
1943 				   uint32_t cdw14, uint32_t cdw15,
1944 				   void *payload, uint32_t payload_size,
1945 				   nvme_cb_fn_t cb_fn, void *cb_arg);
1946 void	nvme_ctrlr_cmd_get_feature(struct nvme_controller *ctrlr,
1947 				   uint8_t feature, uint32_t cdw11,
1948 				   void *payload, uint32_t payload_size,
1949 				   nvme_cb_fn_t cb_fn, void *cb_arg);
1950 void	nvme_ctrlr_cmd_get_log_page(struct nvme_controller *ctrlr,
1951 				    uint8_t log_page, uint32_t nsid,
1952 				    void *payload, uint32_t payload_size,
1953 				    nvme_cb_fn_t cb_fn, void *cb_arg);
1954 
1955 /* NVM I/O functions */
1956 int	nvme_ns_cmd_write(struct nvme_namespace *ns, void *payload,
1957 			  uint64_t lba, uint32_t lba_count, nvme_cb_fn_t cb_fn,
1958 			  void *cb_arg);
1959 int	nvme_ns_cmd_write_bio(struct nvme_namespace *ns, struct bio *bp,
1960 			      nvme_cb_fn_t cb_fn, void *cb_arg);
1961 int	nvme_ns_cmd_read(struct nvme_namespace *ns, void *payload,
1962 			 uint64_t lba, uint32_t lba_count, nvme_cb_fn_t cb_fn,
1963 			 void *cb_arg);
1964 int	nvme_ns_cmd_read_bio(struct nvme_namespace *ns, struct bio *bp,
1965 			      nvme_cb_fn_t cb_fn, void *cb_arg);
1966 int	nvme_ns_cmd_deallocate(struct nvme_namespace *ns, void *payload,
1967 			       uint8_t num_ranges, nvme_cb_fn_t cb_fn,
1968 			       void *cb_arg);
1969 int	nvme_ns_cmd_flush(struct nvme_namespace *ns, nvme_cb_fn_t cb_fn,
1970 			  void *cb_arg);
1971 int	nvme_ns_dump(struct nvme_namespace *ns, void *virt, off_t offset,
1972 		     size_t len);
1973 
1974 /* Registration functions */
1975 struct nvme_consumer *	nvme_register_consumer(nvme_cons_ns_fn_t    ns_fn,
1976 					       nvme_cons_ctrlr_fn_t ctrlr_fn,
1977 					       nvme_cons_async_fn_t async_fn,
1978 					       nvme_cons_fail_fn_t  fail_fn);
1979 void		nvme_unregister_consumer(struct nvme_consumer *consumer);
1980 
1981 /* Controller helper functions */
1982 device_t	nvme_ctrlr_get_device(struct nvme_controller *ctrlr);
1983 const struct nvme_controller_data *
1984 		nvme_ctrlr_get_data(struct nvme_controller *ctrlr);
1985 static inline bool
1986 nvme_ctrlr_has_dataset_mgmt(const struct nvme_controller_data *cd)
1987 {
1988 	/* Assumes cd was byte swapped by nvme_controller_data_swapbytes() */
1989 	return (NVMEV(NVME_CTRLR_DATA_ONCS_DSM, cd->oncs) != 0);
1990 }
1991 
1992 /* Namespace helper functions */
1993 uint32_t	nvme_ns_get_max_io_xfer_size(struct nvme_namespace *ns);
1994 uint32_t	nvme_ns_get_sector_size(struct nvme_namespace *ns);
1995 uint64_t	nvme_ns_get_num_sectors(struct nvme_namespace *ns);
1996 uint64_t	nvme_ns_get_size(struct nvme_namespace *ns);
1997 uint32_t	nvme_ns_get_flags(struct nvme_namespace *ns);
1998 const char *	nvme_ns_get_serial_number(struct nvme_namespace *ns);
1999 const char *	nvme_ns_get_model_number(struct nvme_namespace *ns);
2000 const struct nvme_namespace_data *
2001 		nvme_ns_get_data(struct nvme_namespace *ns);
2002 uint32_t	nvme_ns_get_stripesize(struct nvme_namespace *ns);
2003 
2004 int	nvme_ns_bio_process(struct nvme_namespace *ns, struct bio *bp,
2005 			    nvme_cb_fn_t cb_fn);
2006 int	nvme_ns_ioctl_process(struct nvme_namespace *ns, u_long cmd,
2007     caddr_t arg, int flag, struct thread *td);
2008 
2009 /*
2010  * Command building helper functions -- shared with CAM
2011  * These functions assume allocator zeros out cmd structure
2012  * CAM's xpt_get_ccb and the request allocator for nvme both
2013  * do zero'd allocations.
2014  */
2015 static inline
2016 void	nvme_ns_flush_cmd(struct nvme_command *cmd, uint32_t nsid)
2017 {
2018 
2019 	cmd->opc = NVME_OPC_FLUSH;
2020 	cmd->nsid = htole32(nsid);
2021 }
2022 
2023 static inline
2024 void	nvme_ns_rw_cmd(struct nvme_command *cmd, uint32_t rwcmd, uint32_t nsid,
2025     uint64_t lba, uint32_t count)
2026 {
2027 	cmd->opc = rwcmd;
2028 	cmd->nsid = htole32(nsid);
2029 	cmd->cdw10 = htole32(lba & 0xffffffffu);
2030 	cmd->cdw11 = htole32(lba >> 32);
2031 	cmd->cdw12 = htole32(count-1);
2032 }
2033 
2034 static inline
2035 void	nvme_ns_write_cmd(struct nvme_command *cmd, uint32_t nsid,
2036     uint64_t lba, uint32_t count)
2037 {
2038 	nvme_ns_rw_cmd(cmd, NVME_OPC_WRITE, nsid, lba, count);
2039 }
2040 
2041 static inline
2042 void	nvme_ns_read_cmd(struct nvme_command *cmd, uint32_t nsid,
2043     uint64_t lba, uint32_t count)
2044 {
2045 	nvme_ns_rw_cmd(cmd, NVME_OPC_READ, nsid, lba, count);
2046 }
2047 
2048 static inline
2049 void	nvme_ns_trim_cmd(struct nvme_command *cmd, uint32_t nsid,
2050     uint32_t num_ranges)
2051 {
2052 	cmd->opc = NVME_OPC_DATASET_MANAGEMENT;
2053 	cmd->nsid = htole32(nsid);
2054 	cmd->cdw10 = htole32(num_ranges - 1);
2055 	cmd->cdw11 = htole32(NVME_DSM_ATTR_DEALLOCATE);
2056 }
2057 
2058 extern int nvme_use_nvd;
2059 
2060 #endif /* _KERNEL */
2061 
2062 /* Endianess conversion functions for NVMe structs */
2063 static inline
2064 void	nvme_completion_swapbytes(struct nvme_completion *s __unused)
2065 {
2066 #if _BYTE_ORDER != _LITTLE_ENDIAN
2067 
2068 	s->cdw0 = le32toh(s->cdw0);
2069 	/* omit rsvd1 */
2070 	s->sqhd = le16toh(s->sqhd);
2071 	s->sqid = le16toh(s->sqid);
2072 	/* omit cid */
2073 	s->status = le16toh(s->status);
2074 #endif
2075 }
2076 
2077 static inline
2078 void	nvme_power_state_swapbytes(struct nvme_power_state *s __unused)
2079 {
2080 #if _BYTE_ORDER != _LITTLE_ENDIAN
2081 
2082 	s->mp = le16toh(s->mp);
2083 	s->enlat = le32toh(s->enlat);
2084 	s->exlat = le32toh(s->exlat);
2085 	s->idlp = le16toh(s->idlp);
2086 	s->actp = le16toh(s->actp);
2087 #endif
2088 }
2089 
2090 static inline
2091 void	nvme_controller_data_swapbytes(struct nvme_controller_data *s __unused)
2092 {
2093 #if _BYTE_ORDER != _LITTLE_ENDIAN
2094 	int i;
2095 
2096 	s->vid = le16toh(s->vid);
2097 	s->ssvid = le16toh(s->ssvid);
2098 	s->ctrlr_id = le16toh(s->ctrlr_id);
2099 	s->ver = le32toh(s->ver);
2100 	s->rtd3r = le32toh(s->rtd3r);
2101 	s->rtd3e = le32toh(s->rtd3e);
2102 	s->oaes = le32toh(s->oaes);
2103 	s->ctratt = le32toh(s->ctratt);
2104 	s->rrls = le16toh(s->rrls);
2105 	s->crdt1 = le16toh(s->crdt1);
2106 	s->crdt2 = le16toh(s->crdt2);
2107 	s->crdt3 = le16toh(s->crdt3);
2108 	s->oacs = le16toh(s->oacs);
2109 	s->wctemp = le16toh(s->wctemp);
2110 	s->cctemp = le16toh(s->cctemp);
2111 	s->mtfa = le16toh(s->mtfa);
2112 	s->hmpre = le32toh(s->hmpre);
2113 	s->hmmin = le32toh(s->hmmin);
2114 	s->rpmbs = le32toh(s->rpmbs);
2115 	s->edstt = le16toh(s->edstt);
2116 	s->kas = le16toh(s->kas);
2117 	s->hctma = le16toh(s->hctma);
2118 	s->mntmt = le16toh(s->mntmt);
2119 	s->mxtmt = le16toh(s->mxtmt);
2120 	s->sanicap = le32toh(s->sanicap);
2121 	s->hmminds = le32toh(s->hmminds);
2122 	s->hmmaxd = le16toh(s->hmmaxd);
2123 	s->nsetidmax = le16toh(s->nsetidmax);
2124 	s->endgidmax = le16toh(s->endgidmax);
2125 	s->anagrpmax = le32toh(s->anagrpmax);
2126 	s->nanagrpid = le32toh(s->nanagrpid);
2127 	s->pels = le32toh(s->pels);
2128 	s->maxcmd = le16toh(s->maxcmd);
2129 	s->nn = le32toh(s->nn);
2130 	s->oncs = le16toh(s->oncs);
2131 	s->fuses = le16toh(s->fuses);
2132 	s->awun = le16toh(s->awun);
2133 	s->awupf = le16toh(s->awupf);
2134 	s->acwu = le16toh(s->acwu);
2135 	s->sgls = le32toh(s->sgls);
2136 	s->mnan = le32toh(s->mnan);
2137 	s->ioccsz = le32toh(s->ioccsz);
2138 	s->iorcsz = le32toh(s->iorcsz);
2139 	s->icdoff = le16toh(s->icdoff);
2140 	s->ofcs = le16toh(s->ofcs);
2141 	for (i = 0; i < 32; i++)
2142 		nvme_power_state_swapbytes(&s->power_state[i]);
2143 #endif
2144 }
2145 
2146 static inline
2147 void	nvme_namespace_data_swapbytes(struct nvme_namespace_data *s __unused)
2148 {
2149 #if _BYTE_ORDER != _LITTLE_ENDIAN
2150 	int i;
2151 
2152 	s->nsze = le64toh(s->nsze);
2153 	s->ncap = le64toh(s->ncap);
2154 	s->nuse = le64toh(s->nuse);
2155 	s->nawun = le16toh(s->nawun);
2156 	s->nawupf = le16toh(s->nawupf);
2157 	s->nacwu = le16toh(s->nacwu);
2158 	s->nabsn = le16toh(s->nabsn);
2159 	s->nabo = le16toh(s->nabo);
2160 	s->nabspf = le16toh(s->nabspf);
2161 	s->noiob = le16toh(s->noiob);
2162 	s->npwg = le16toh(s->npwg);
2163 	s->npwa = le16toh(s->npwa);
2164 	s->npdg = le16toh(s->npdg);
2165 	s->npda = le16toh(s->npda);
2166 	s->nows = le16toh(s->nows);
2167 	s->anagrpid = le32toh(s->anagrpid);
2168 	s->nvmsetid = le16toh(s->nvmsetid);
2169 	s->endgid = le16toh(s->endgid);
2170 	for (i = 0; i < 16; i++)
2171 		s->lbaf[i] = le32toh(s->lbaf[i]);
2172 #endif
2173 }
2174 
2175 static inline
2176 void	nvme_error_information_entry_swapbytes(
2177     struct nvme_error_information_entry *s __unused)
2178 {
2179 #if _BYTE_ORDER != _LITTLE_ENDIAN
2180 
2181 	s->error_count = le64toh(s->error_count);
2182 	s->sqid = le16toh(s->sqid);
2183 	s->cid = le16toh(s->cid);
2184 	s->status = le16toh(s->status);
2185 	s->error_location = le16toh(s->error_location);
2186 	s->lba = le64toh(s->lba);
2187 	s->nsid = le32toh(s->nsid);
2188 	s->csi = le64toh(s->csi);
2189 	s->ttsi = le16toh(s->ttsi);
2190 #endif
2191 }
2192 
2193 static inline
2194 void	nvme_le128toh(void *p __unused)
2195 {
2196 #if _BYTE_ORDER != _LITTLE_ENDIAN
2197 	/* Swap 16 bytes in place */
2198 	char *tmp = (char*)p;
2199 	char b;
2200 	int i;
2201 	for (i = 0; i < 8; i++) {
2202 		b = tmp[i];
2203 		tmp[i] = tmp[15-i];
2204 		tmp[15-i] = b;
2205 	}
2206 #endif
2207 }
2208 
2209 static inline
2210 void	nvme_health_information_page_swapbytes(
2211     struct nvme_health_information_page *s __unused)
2212 {
2213 #if _BYTE_ORDER != _LITTLE_ENDIAN
2214 	int i;
2215 
2216 	s->temperature = le16toh(s->temperature);
2217 	nvme_le128toh((void *)s->data_units_read);
2218 	nvme_le128toh((void *)s->data_units_written);
2219 	nvme_le128toh((void *)s->host_read_commands);
2220 	nvme_le128toh((void *)s->host_write_commands);
2221 	nvme_le128toh((void *)s->controller_busy_time);
2222 	nvme_le128toh((void *)s->power_cycles);
2223 	nvme_le128toh((void *)s->power_on_hours);
2224 	nvme_le128toh((void *)s->unsafe_shutdowns);
2225 	nvme_le128toh((void *)s->media_errors);
2226 	nvme_le128toh((void *)s->num_error_info_log_entries);
2227 	s->warning_temp_time = le32toh(s->warning_temp_time);
2228 	s->error_temp_time = le32toh(s->error_temp_time);
2229 	for (i = 0; i < 8; i++)
2230 		s->temp_sensor[i] = le16toh(s->temp_sensor[i]);
2231 	s->tmt1tc = le32toh(s->tmt1tc);
2232 	s->tmt2tc = le32toh(s->tmt2tc);
2233 	s->ttftmt1 = le32toh(s->ttftmt1);
2234 	s->ttftmt2 = le32toh(s->ttftmt2);
2235 #endif
2236 }
2237 
2238 static inline
2239 void	nvme_ns_list_swapbytes(struct nvme_ns_list *s __unused)
2240 {
2241 #if _BYTE_ORDER != _LITTLE_ENDIAN
2242 	int i;
2243 
2244 	for (i = 0; i < 1024; i++)
2245 		s->ns[i] = le32toh(s->ns[i]);
2246 #endif
2247 }
2248 
2249 static inline
2250 void	nvme_command_effects_page_swapbytes(
2251     struct nvme_command_effects_page *s __unused)
2252 {
2253 #if _BYTE_ORDER != _LITTLE_ENDIAN
2254 	int i;
2255 
2256 	for (i = 0; i < 256; i++)
2257 		s->acs[i] = le32toh(s->acs[i]);
2258 	for (i = 0; i < 256; i++)
2259 		s->iocs[i] = le32toh(s->iocs[i]);
2260 #endif
2261 }
2262 
2263 static inline
2264 void	nvme_res_notification_page_swapbytes(
2265     struct nvme_res_notification_page *s __unused)
2266 {
2267 #if _BYTE_ORDER != _LITTLE_ENDIAN
2268 	s->log_page_count = le64toh(s->log_page_count);
2269 	s->nsid = le32toh(s->nsid);
2270 #endif
2271 }
2272 
2273 static inline
2274 void	nvme_sanitize_status_page_swapbytes(
2275     struct nvme_sanitize_status_page *s __unused)
2276 {
2277 #if _BYTE_ORDER != _LITTLE_ENDIAN
2278 	s->sprog = le16toh(s->sprog);
2279 	s->sstat = le16toh(s->sstat);
2280 	s->scdw10 = le32toh(s->scdw10);
2281 	s->etfo = le32toh(s->etfo);
2282 	s->etfbe = le32toh(s->etfbe);
2283 	s->etfce = le32toh(s->etfce);
2284 	s->etfownd = le32toh(s->etfownd);
2285 	s->etfbewnd = le32toh(s->etfbewnd);
2286 	s->etfcewnd = le32toh(s->etfcewnd);
2287 #endif
2288 }
2289 
2290 static inline
2291 void	nvme_resv_status_swapbytes(struct nvme_resv_status *s __unused,
2292     size_t size __unused)
2293 {
2294 #if _BYTE_ORDER != _LITTLE_ENDIAN
2295 	size_t i, n;
2296 
2297 	s->gen = le32toh(s->gen);
2298 	n = (s->regctl[1] << 8) | s->regctl[0];
2299 	n = MIN(n, (size - sizeof(s)) / sizeof(s->ctrlr[0]));
2300 	for (i = 0; i < n; i++) {
2301 		s->ctrlr[i].ctrlr_id = le16toh(s->ctrlr[i].ctrlr_id);
2302 		s->ctrlr[i].hostid = le64toh(s->ctrlr[i].hostid);
2303 		s->ctrlr[i].rkey = le64toh(s->ctrlr[i].rkey);
2304 	}
2305 #endif
2306 }
2307 
2308 static inline
2309 void	nvme_resv_status_ext_swapbytes(struct nvme_resv_status_ext *s __unused,
2310     size_t size __unused)
2311 {
2312 #if _BYTE_ORDER != _LITTLE_ENDIAN
2313 	size_t i, n;
2314 
2315 	s->gen = le32toh(s->gen);
2316 	n = (s->regctl[1] << 8) | s->regctl[0];
2317 	n = MIN(n, (size - sizeof(s)) / sizeof(s->ctrlr[0]));
2318 	for (i = 0; i < n; i++) {
2319 		s->ctrlr[i].ctrlr_id = le16toh(s->ctrlr[i].ctrlr_id);
2320 		s->ctrlr[i].rkey = le64toh(s->ctrlr[i].rkey);
2321 		nvme_le128toh((void *)s->ctrlr[i].hostid);
2322 	}
2323 #endif
2324 }
2325 
2326 static inline void
2327 nvme_device_self_test_swapbytes(struct nvme_device_self_test_page *s __unused)
2328 {
2329 #if _BYTE_ORDER != _LITTLE_ENDIAN
2330 	uint8_t *tmp;
2331 	uint32_t r, i;
2332 	uint8_t b;
2333 
2334 	for (r = 0; r < 20; r++) {
2335 		s->result[r].poh = le64toh(s->result[r].poh);
2336 		s->result[r].nsid = le32toh(s->result[r].nsid);
2337 		/* Unaligned 64-bit loads fail on some architectures */
2338 		tmp = s->result[r].failing_lba;
2339 		for (i = 0; i < 4; i++) {
2340 			b = tmp[i];
2341 			tmp[i] = tmp[7-i];
2342 			tmp[7-i] = b;
2343 		}
2344 	}
2345 #endif
2346 }
2347 
2348 static inline void
2349 nvme_discovery_log_entry_swapbytes(struct nvme_discovery_log_entry *s __unused)
2350 {
2351 #if _BYTE_ORDER != _LITTLE_ENDIAN
2352 	s->portid = le16toh(s->portid);
2353 	s->cntlid = le16toh(s->cntlid);
2354 	s->aqsz = le16toh(s->aqsz);
2355 	if (s->trtype == 0x01 /* RDMA */) {
2356 		s->tsas.rdma.rdma_pkey = le16toh(s->tsas.rdma.rdma_pkey);
2357 	}
2358 #endif
2359 }
2360 
2361 static inline void
2362 nvme_discovery_log_swapbytes(struct nvme_discovery_log *s __unused)
2363 {
2364 #if _BYTE_ORDER != _LITTLE_ENDIAN
2365 	s->genctr = le64toh(s->genctr);
2366 	s->numrec = le64toh(s->numrec);
2367 	s->recfmt = le16toh(s->recfmt);
2368 #endif
2369 }
2370 #endif /* __NVME_H__ */
2371