xref: /linux/drivers/net/wireless/intel/iwlwifi/pcie/trans.c (revision 85502b2214d50ba0ddf2a5fb454e4d28a160d175)
1 // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2 /*
3  * Copyright (C) 2007-2015, 2018-2024 Intel Corporation
4  * Copyright (C) 2013-2015 Intel Mobile Communications GmbH
5  * Copyright (C) 2016-2017 Intel Deutschland GmbH
6  */
7 #include <linux/pci.h>
8 #include <linux/interrupt.h>
9 #include <linux/debugfs.h>
10 #include <linux/sched.h>
11 #include <linux/bitops.h>
12 #include <linux/gfp.h>
13 #include <linux/vmalloc.h>
14 #include <linux/module.h>
15 #include <linux/wait.h>
16 #include <linux/seq_file.h>
17 
18 #include "iwl-drv.h"
19 #include "iwl-trans.h"
20 #include "iwl-csr.h"
21 #include "iwl-prph.h"
22 #include "iwl-scd.h"
23 #include "iwl-agn-hw.h"
24 #include "fw/error-dump.h"
25 #include "fw/dbg.h"
26 #include "fw/api/tx.h"
27 #include "fw/acpi.h"
28 #include "mei/iwl-mei.h"
29 #include "internal.h"
30 #include "iwl-fh.h"
31 #include "iwl-context-info-v2.h"
32 
33 /* extended range in FW SRAM */
34 #define IWL_FW_MEM_EXTENDED_START	0x40000
35 #define IWL_FW_MEM_EXTENDED_END		0x57FFF
36 
iwl_trans_pcie_dump_regs(struct iwl_trans * trans)37 void iwl_trans_pcie_dump_regs(struct iwl_trans *trans)
38 {
39 #define PCI_DUMP_SIZE		352
40 #define PCI_MEM_DUMP_SIZE	64
41 #define PCI_PARENT_DUMP_SIZE	524
42 #define PREFIX_LEN		32
43 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
44 	struct pci_dev *pdev = trans_pcie->pci_dev;
45 	u32 i, pos, alloc_size, *ptr, *buf;
46 	char *prefix;
47 
48 	if (trans_pcie->pcie_dbg_dumped_once)
49 		return;
50 
51 	/* Should be a multiple of 4 */
52 	BUILD_BUG_ON(PCI_DUMP_SIZE > 4096 || PCI_DUMP_SIZE & 0x3);
53 	BUILD_BUG_ON(PCI_MEM_DUMP_SIZE > 4096 || PCI_MEM_DUMP_SIZE & 0x3);
54 	BUILD_BUG_ON(PCI_PARENT_DUMP_SIZE > 4096 || PCI_PARENT_DUMP_SIZE & 0x3);
55 
56 	/* Alloc a max size buffer */
57 	alloc_size = PCI_ERR_ROOT_ERR_SRC +  4 + PREFIX_LEN;
58 	alloc_size = max_t(u32, alloc_size, PCI_DUMP_SIZE + PREFIX_LEN);
59 	alloc_size = max_t(u32, alloc_size, PCI_MEM_DUMP_SIZE + PREFIX_LEN);
60 	alloc_size = max_t(u32, alloc_size, PCI_PARENT_DUMP_SIZE + PREFIX_LEN);
61 
62 	buf = kmalloc(alloc_size, GFP_ATOMIC);
63 	if (!buf)
64 		return;
65 	prefix = (char *)buf + alloc_size - PREFIX_LEN;
66 
67 	IWL_ERR(trans, "iwlwifi transaction failed, dumping registers\n");
68 
69 	/* Print wifi device registers */
70 	sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
71 	IWL_ERR(trans, "iwlwifi device config registers:\n");
72 	for (i = 0, ptr = buf; i < PCI_DUMP_SIZE; i += 4, ptr++)
73 		if (pci_read_config_dword(pdev, i, ptr))
74 			goto err_read;
75 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
76 
77 	IWL_ERR(trans, "iwlwifi device memory mapped registers:\n");
78 	for (i = 0, ptr = buf; i < PCI_MEM_DUMP_SIZE; i += 4, ptr++)
79 		*ptr = iwl_read32(trans, i);
80 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
81 
82 	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR);
83 	if (pos) {
84 		IWL_ERR(trans, "iwlwifi device AER capability structure:\n");
85 		for (i = 0, ptr = buf; i < PCI_ERR_ROOT_COMMAND; i += 4, ptr++)
86 			if (pci_read_config_dword(pdev, pos + i, ptr))
87 				goto err_read;
88 		print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET,
89 			       32, 4, buf, i, 0);
90 	}
91 
92 	/* Print parent device registers next */
93 	if (!pdev->bus->self)
94 		goto out;
95 
96 	pdev = pdev->bus->self;
97 	sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
98 
99 	IWL_ERR(trans, "iwlwifi parent port (%s) config registers:\n",
100 		pci_name(pdev));
101 	for (i = 0, ptr = buf; i < PCI_PARENT_DUMP_SIZE; i += 4, ptr++)
102 		if (pci_read_config_dword(pdev, i, ptr))
103 			goto err_read;
104 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
105 
106 	/* Print root port AER registers */
107 	pos = 0;
108 	pdev = pcie_find_root_port(pdev);
109 	if (pdev)
110 		pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR);
111 	if (pos) {
112 		IWL_ERR(trans, "iwlwifi root port (%s) AER cap structure:\n",
113 			pci_name(pdev));
114 		sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
115 		for (i = 0, ptr = buf; i <= PCI_ERR_ROOT_ERR_SRC; i += 4, ptr++)
116 			if (pci_read_config_dword(pdev, pos + i, ptr))
117 				goto err_read;
118 		print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32,
119 			       4, buf, i, 0);
120 	}
121 	goto out;
122 
123 err_read:
124 	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
125 	IWL_ERR(trans, "Read failed at 0x%X\n", i);
126 out:
127 	trans_pcie->pcie_dbg_dumped_once = 1;
128 	kfree(buf);
129 }
130 
iwl_trans_pcie_sw_reset(struct iwl_trans * trans,bool retake_ownership)131 int iwl_trans_pcie_sw_reset(struct iwl_trans *trans, bool retake_ownership)
132 {
133 	/* Reset entire device - do controller reset (results in SHRD_HW_RST) */
134 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ) {
135 		iwl_set_bit(trans, CSR_GP_CNTRL,
136 			    CSR_GP_CNTRL_REG_FLAG_SW_RESET);
137 		usleep_range(10000, 20000);
138 	} else {
139 		iwl_set_bit(trans, CSR_RESET,
140 			    CSR_RESET_REG_FLAG_SW_RESET);
141 		usleep_range(5000, 6000);
142 	}
143 
144 	if (retake_ownership)
145 		return iwl_pcie_prepare_card_hw(trans);
146 
147 	return 0;
148 }
149 
iwl_pcie_free_fw_monitor(struct iwl_trans * trans)150 static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
151 {
152 	struct iwl_dram_data *fw_mon = &trans->dbg.fw_mon;
153 
154 	if (!fw_mon->size)
155 		return;
156 
157 	dma_free_coherent(trans->dev, fw_mon->size, fw_mon->block,
158 			  fw_mon->physical);
159 
160 	fw_mon->block = NULL;
161 	fw_mon->physical = 0;
162 	fw_mon->size = 0;
163 }
164 
iwl_pcie_alloc_fw_monitor_block(struct iwl_trans * trans,u8 max_power)165 static void iwl_pcie_alloc_fw_monitor_block(struct iwl_trans *trans,
166 					    u8 max_power)
167 {
168 	struct iwl_dram_data *fw_mon = &trans->dbg.fw_mon;
169 	void *block = NULL;
170 	dma_addr_t physical = 0;
171 	u32 size = 0;
172 	u8 power;
173 
174 	if (fw_mon->size) {
175 		memset(fw_mon->block, 0, fw_mon->size);
176 		return;
177 	}
178 
179 	/* need at least 2 KiB, so stop at 11 */
180 	for (power = max_power; power >= 11; power--) {
181 		size = BIT(power);
182 		block = dma_alloc_coherent(trans->dev, size, &physical,
183 					   GFP_KERNEL | __GFP_NOWARN);
184 		if (!block)
185 			continue;
186 
187 		IWL_INFO(trans,
188 			 "Allocated 0x%08x bytes for firmware monitor.\n",
189 			 size);
190 		break;
191 	}
192 
193 	if (WARN_ON_ONCE(!block))
194 		return;
195 
196 	if (power != max_power)
197 		IWL_ERR(trans,
198 			"Sorry - debug buffer is only %luK while you requested %luK\n",
199 			(unsigned long)BIT(power - 10),
200 			(unsigned long)BIT(max_power - 10));
201 
202 	fw_mon->block = block;
203 	fw_mon->physical = physical;
204 	fw_mon->size = size;
205 }
206 
iwl_pcie_alloc_fw_monitor(struct iwl_trans * trans,u8 max_power)207 void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
208 {
209 	if (!max_power) {
210 		/* default max_power is maximum */
211 		max_power = 26;
212 	} else {
213 		max_power += 11;
214 	}
215 
216 	if (WARN(max_power > 26,
217 		 "External buffer size for monitor is too big %d, check the FW TLV\n",
218 		 max_power))
219 		return;
220 
221 	iwl_pcie_alloc_fw_monitor_block(trans, max_power);
222 }
223 
iwl_trans_pcie_read_shr(struct iwl_trans * trans,u32 reg)224 static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
225 {
226 	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
227 		    ((reg & 0x0000ffff) | (2 << 28)));
228 	return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
229 }
230 
iwl_trans_pcie_write_shr(struct iwl_trans * trans,u32 reg,u32 val)231 static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
232 {
233 	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
234 	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
235 		    ((reg & 0x0000ffff) | (3 << 28)));
236 }
237 
iwl_pcie_set_pwr(struct iwl_trans * trans,bool vaux)238 static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
239 {
240 	if (trans->mac_cfg->base->apmg_not_supported)
241 		return;
242 
243 	if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
244 		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
245 				       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
246 				       ~APMG_PS_CTRL_MSK_PWR_SRC);
247 	else
248 		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
249 				       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
250 				       ~APMG_PS_CTRL_MSK_PWR_SRC);
251 }
252 
253 /* PCI registers */
254 #define PCI_CFG_RETRY_TIMEOUT	0x041
255 
iwl_pcie_apm_config(struct iwl_trans * trans)256 void iwl_pcie_apm_config(struct iwl_trans *trans)
257 {
258 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
259 	u16 lctl;
260 	u16 cap;
261 
262 	/*
263 	 * L0S states have been found to be unstable with our devices
264 	 * and in newer hardware they are not officially supported at
265 	 * all, so we must always set the L0S_DISABLED bit.
266 	 */
267 	iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_DISABLED);
268 
269 	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
270 	trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
271 
272 	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
273 	trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
274 	IWL_DEBUG_POWER(trans, "L1 %sabled - LTR %sabled\n",
275 			(lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
276 			trans->ltr_enabled ? "En" : "Dis");
277 }
278 
279 /*
280  * Start up NIC's basic functionality after it has been reset
281  * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
282  * NOTE:  This does not load uCode nor start the embedded processor
283  */
iwl_pcie_apm_init(struct iwl_trans * trans)284 static int iwl_pcie_apm_init(struct iwl_trans *trans)
285 {
286 	int ret;
287 
288 	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
289 
290 	/*
291 	 * Use "set_bit" below rather than "write", to preserve any hardware
292 	 * bits already set by default after reset.
293 	 */
294 
295 	/* Disable L0S exit timer (platform NMI Work/Around) */
296 	if (trans->mac_cfg->device_family < IWL_DEVICE_FAMILY_8000)
297 		iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
298 			    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
299 
300 	/*
301 	 * Disable L0s without affecting L1;
302 	 *  don't wait for ICH L0s (ICH bug W/A)
303 	 */
304 	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
305 		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
306 
307 	/* Set FH wait threshold to maximum (HW error during stress W/A) */
308 	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
309 
310 	/*
311 	 * Enable HAP INTA (interrupt from management bus) to
312 	 * wake device's PCI Express link L1a -> L0s
313 	 */
314 	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
315 		    CSR_HW_IF_CONFIG_REG_HAP_WAKE);
316 
317 	iwl_pcie_apm_config(trans);
318 
319 	/* Configure analog phase-lock-loop before activating to D0A */
320 	if (trans->mac_cfg->base->pll_cfg)
321 		iwl_set_bit(trans, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
322 
323 	ret = iwl_finish_nic_init(trans);
324 	if (ret)
325 		return ret;
326 
327 	if (trans->cfg->host_interrupt_operation_mode) {
328 		/*
329 		 * This is a bit of an abuse - This is needed for 7260 / 3160
330 		 * only check host_interrupt_operation_mode even if this is
331 		 * not related to host_interrupt_operation_mode.
332 		 *
333 		 * Enable the oscillator to count wake up time for L1 exit. This
334 		 * consumes slightly more power (100uA) - but allows to be sure
335 		 * that we wake up from L1 on time.
336 		 *
337 		 * This looks weird: read twice the same register, discard the
338 		 * value, set a bit, and yet again, read that same register
339 		 * just to discard the value. But that's the way the hardware
340 		 * seems to like it.
341 		 */
342 		iwl_read_prph(trans, OSC_CLK);
343 		iwl_read_prph(trans, OSC_CLK);
344 		iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
345 		iwl_read_prph(trans, OSC_CLK);
346 		iwl_read_prph(trans, OSC_CLK);
347 	}
348 
349 	/*
350 	 * Enable DMA clock and wait for it to stabilize.
351 	 *
352 	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
353 	 * bits do not disable clocks.  This preserves any hardware
354 	 * bits already set by default in "CLK_CTRL_REG" after reset.
355 	 */
356 	if (!trans->mac_cfg->base->apmg_not_supported) {
357 		iwl_write_prph(trans, APMG_CLK_EN_REG,
358 			       APMG_CLK_VAL_DMA_CLK_RQT);
359 		udelay(20);
360 
361 		/* Disable L1-Active */
362 		iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
363 				  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
364 
365 		/* Clear the interrupt in APMG if the NIC is in RFKILL */
366 		iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
367 			       APMG_RTC_INT_STT_RFKILL);
368 	}
369 
370 	set_bit(STATUS_DEVICE_ENABLED, &trans->status);
371 
372 	return 0;
373 }
374 
375 /*
376  * Enable LP XTAL to avoid HW bug where device may consume much power if
377  * FW is not loaded after device reset. LP XTAL is disabled by default
378  * after device HW reset. Do it only if XTAL is fed by internal source.
379  * Configure device's "persistence" mode to avoid resetting XTAL again when
380  * SHRD_HW_RST occurs in S3.
381  */
iwl_pcie_apm_lp_xtal_enable(struct iwl_trans * trans)382 static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
383 {
384 	int ret;
385 	u32 apmg_gp1_reg;
386 	u32 apmg_xtal_cfg_reg;
387 	u32 dl_cfg_reg;
388 
389 	/* Force XTAL ON */
390 	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
391 				 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
392 
393 	ret = iwl_trans_pcie_sw_reset(trans, true);
394 
395 	if (!ret)
396 		ret = iwl_finish_nic_init(trans);
397 
398 	if (WARN_ON(ret)) {
399 		/* Release XTAL ON request */
400 		__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
401 					   CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
402 		return;
403 	}
404 
405 	/*
406 	 * Clear "disable persistence" to avoid LP XTAL resetting when
407 	 * SHRD_HW_RST is applied in S3.
408 	 */
409 	iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
410 				    APMG_PCIDEV_STT_VAL_PERSIST_DIS);
411 
412 	/*
413 	 * Force APMG XTAL to be active to prevent its disabling by HW
414 	 * caused by APMG idle state.
415 	 */
416 	apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
417 						    SHR_APMG_XTAL_CFG_REG);
418 	iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
419 				 apmg_xtal_cfg_reg |
420 				 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
421 
422 	ret = iwl_trans_pcie_sw_reset(trans, true);
423 	if (ret)
424 		IWL_ERR(trans,
425 			"iwl_pcie_apm_lp_xtal_enable: failed to retake NIC ownership\n");
426 
427 	/* Enable LP XTAL by indirect access through CSR */
428 	apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
429 	iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
430 				 SHR_APMG_GP1_WF_XTAL_LP_EN |
431 				 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
432 
433 	/* Clear delay line clock power up */
434 	dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
435 	iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
436 				 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
437 
438 	/*
439 	 * Enable persistence mode to avoid LP XTAL resetting when
440 	 * SHRD_HW_RST is applied in S3.
441 	 */
442 	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
443 		    CSR_HW_IF_CONFIG_REG_PERSISTENCE);
444 
445 	/*
446 	 * Clear "initialization complete" bit to move adapter from
447 	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
448 	 */
449 	iwl_clear_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
450 
451 	/* Activates XTAL resources monitor */
452 	__iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
453 				 CSR_MONITOR_XTAL_RESOURCES);
454 
455 	/* Release XTAL ON request */
456 	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
457 				   CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
458 	udelay(10);
459 
460 	/* Release APMG XTAL */
461 	iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
462 				 apmg_xtal_cfg_reg &
463 				 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
464 }
465 
iwl_pcie_apm_stop_master(struct iwl_trans * trans)466 void iwl_pcie_apm_stop_master(struct iwl_trans *trans)
467 {
468 	int ret;
469 
470 	/* stop device's busmaster DMA activity */
471 
472 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ) {
473 		iwl_set_bit(trans, CSR_GP_CNTRL,
474 			    CSR_GP_CNTRL_REG_FLAG_BUS_MASTER_DISABLE_REQ);
475 
476 		ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
477 				   CSR_GP_CNTRL_REG_FLAG_BUS_MASTER_DISABLE_STATUS,
478 				   CSR_GP_CNTRL_REG_FLAG_BUS_MASTER_DISABLE_STATUS,
479 				   100);
480 		usleep_range(10000, 20000);
481 	} else {
482 		iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
483 
484 		ret = iwl_poll_bit(trans, CSR_RESET,
485 				   CSR_RESET_REG_FLAG_MASTER_DISABLED,
486 				   CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
487 	}
488 
489 	if (ret < 0)
490 		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
491 
492 	IWL_DEBUG_INFO(trans, "stop master\n");
493 }
494 
iwl_pcie_apm_stop(struct iwl_trans * trans,bool op_mode_leave)495 static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
496 {
497 	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
498 
499 	if (op_mode_leave) {
500 		if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
501 			iwl_pcie_apm_init(trans);
502 
503 		/* inform ME that we are leaving */
504 		if (trans->mac_cfg->device_family == IWL_DEVICE_FAMILY_7000)
505 			iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
506 					  APMG_PCIDEV_STT_VAL_WAKE_ME);
507 		else if (trans->mac_cfg->device_family >=
508 			 IWL_DEVICE_FAMILY_8000) {
509 			iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
510 				    CSR_RESET_LINK_PWR_MGMT_DISABLED);
511 			iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
512 				    CSR_HW_IF_CONFIG_REG_WAKE_ME |
513 				    CSR_HW_IF_CONFIG_REG_WAKE_ME_PCIE_OWNER_EN);
514 			mdelay(1);
515 			iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
516 				      CSR_RESET_LINK_PWR_MGMT_DISABLED);
517 		}
518 		mdelay(5);
519 	}
520 
521 	clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
522 
523 	/* Stop device's DMA activity */
524 	iwl_pcie_apm_stop_master(trans);
525 
526 	if (trans->cfg->lp_xtal_workaround) {
527 		iwl_pcie_apm_lp_xtal_enable(trans);
528 		return;
529 	}
530 
531 	iwl_trans_pcie_sw_reset(trans, false);
532 
533 	/*
534 	 * Clear "initialization complete" bit to move adapter from
535 	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
536 	 */
537 	iwl_clear_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
538 }
539 
iwl_pcie_nic_init(struct iwl_trans * trans)540 static int iwl_pcie_nic_init(struct iwl_trans *trans)
541 {
542 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
543 	int ret;
544 
545 	/* nic_init */
546 	spin_lock_bh(&trans_pcie->irq_lock);
547 	ret = iwl_pcie_apm_init(trans);
548 	spin_unlock_bh(&trans_pcie->irq_lock);
549 
550 	if (ret)
551 		return ret;
552 
553 	iwl_pcie_set_pwr(trans, false);
554 
555 	iwl_op_mode_nic_config(trans->op_mode);
556 
557 	/* Allocate the RX queue, or reset if it is already allocated */
558 	ret = iwl_pcie_rx_init(trans);
559 	if (ret)
560 		return ret;
561 
562 	/* Allocate or reset and init all Tx and Command queues */
563 	if (iwl_pcie_tx_init(trans)) {
564 		iwl_pcie_rx_free(trans);
565 		return -ENOMEM;
566 	}
567 
568 	if (trans->mac_cfg->base->shadow_reg_enable) {
569 		/* enable shadow regs in HW */
570 		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
571 		IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
572 	}
573 
574 	return 0;
575 }
576 
577 #define HW_READY_TIMEOUT (50)
578 
579 /* Note: returns poll_bit return value, which is >= 0 if success */
iwl_pcie_set_hw_ready(struct iwl_trans * trans)580 static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
581 {
582 	int ret;
583 
584 	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
585 		    CSR_HW_IF_CONFIG_REG_PCI_OWN_SET);
586 
587 	/* See if we got it */
588 	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
589 			   CSR_HW_IF_CONFIG_REG_PCI_OWN_SET,
590 			   CSR_HW_IF_CONFIG_REG_PCI_OWN_SET,
591 			   HW_READY_TIMEOUT);
592 
593 	if (ret >= 0)
594 		iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
595 
596 	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
597 	return ret;
598 }
599 
600 /* Note: returns standard 0/-ERROR code */
iwl_pcie_prepare_card_hw(struct iwl_trans * trans)601 int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
602 {
603 	int ret;
604 	int iter;
605 
606 	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
607 
608 	ret = iwl_pcie_set_hw_ready(trans);
609 	/* If the card is ready, exit 0 */
610 	if (ret >= 0) {
611 		trans->csme_own = false;
612 		return 0;
613 	}
614 
615 	iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
616 		    CSR_RESET_LINK_PWR_MGMT_DISABLED);
617 	usleep_range(1000, 2000);
618 
619 	for (iter = 0; iter < 10; iter++) {
620 		int t = 0;
621 
622 		/* If HW is not ready, prepare the conditions to check again */
623 		iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
624 			    CSR_HW_IF_CONFIG_REG_WAKE_ME);
625 
626 		do {
627 			ret = iwl_pcie_set_hw_ready(trans);
628 			if (ret >= 0) {
629 				trans->csme_own = false;
630 				return 0;
631 			}
632 
633 			if (iwl_mei_is_connected()) {
634 				IWL_DEBUG_INFO(trans,
635 					       "Couldn't prepare the card but SAP is connected\n");
636 				trans->csme_own = true;
637 				if (trans->mac_cfg->device_family !=
638 				    IWL_DEVICE_FAMILY_9000)
639 					IWL_ERR(trans,
640 						"SAP not supported for this NIC family\n");
641 
642 				return -EBUSY;
643 			}
644 
645 			usleep_range(200, 1000);
646 			t += 200;
647 		} while (t < 150000);
648 		msleep(25);
649 	}
650 
651 	IWL_ERR(trans, "Couldn't prepare the card\n");
652 
653 	return ret;
654 }
655 
656 /*
657  * ucode
658  */
iwl_pcie_load_firmware_chunk_fh(struct iwl_trans * trans,u32 dst_addr,dma_addr_t phy_addr,u32 byte_cnt)659 static void iwl_pcie_load_firmware_chunk_fh(struct iwl_trans *trans,
660 					    u32 dst_addr, dma_addr_t phy_addr,
661 					    u32 byte_cnt)
662 {
663 	iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
664 		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
665 
666 	iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
667 		    dst_addr);
668 
669 	iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
670 		    phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
671 
672 	iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
673 		    (iwl_get_dma_hi_addr(phy_addr)
674 			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
675 
676 	iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
677 		    BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) |
678 		    BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) |
679 		    FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
680 
681 	iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
682 		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
683 		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
684 		    FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
685 }
686 
iwl_pcie_load_firmware_chunk(struct iwl_trans * trans,u32 dst_addr,dma_addr_t phy_addr,u32 byte_cnt)687 static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans,
688 					u32 dst_addr, dma_addr_t phy_addr,
689 					u32 byte_cnt)
690 {
691 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
692 	int ret;
693 
694 	trans_pcie->ucode_write_complete = false;
695 
696 	if (!iwl_trans_grab_nic_access(trans))
697 		return -EIO;
698 
699 	iwl_pcie_load_firmware_chunk_fh(trans, dst_addr, phy_addr,
700 					byte_cnt);
701 	iwl_trans_release_nic_access(trans);
702 
703 	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
704 				 trans_pcie->ucode_write_complete, 5 * HZ);
705 	if (!ret) {
706 		IWL_ERR(trans, "Failed to load firmware chunk!\n");
707 		iwl_trans_pcie_dump_regs(trans);
708 		return -ETIMEDOUT;
709 	}
710 
711 	return 0;
712 }
713 
iwl_pcie_load_section(struct iwl_trans * trans,u8 section_num,const struct fw_desc * section)714 static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
715 			    const struct fw_desc *section)
716 {
717 	u8 *v_addr;
718 	dma_addr_t p_addr;
719 	u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
720 	int ret = 0;
721 
722 	IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
723 		     section_num);
724 
725 	v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
726 				    GFP_KERNEL | __GFP_NOWARN);
727 	if (!v_addr) {
728 		IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
729 		chunk_sz = PAGE_SIZE;
730 		v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
731 					    &p_addr, GFP_KERNEL);
732 		if (!v_addr)
733 			return -ENOMEM;
734 	}
735 
736 	for (offset = 0; offset < section->len; offset += chunk_sz) {
737 		u32 copy_size, dst_addr;
738 		bool extended_addr = false;
739 
740 		copy_size = min_t(u32, chunk_sz, section->len - offset);
741 		dst_addr = section->offset + offset;
742 
743 		if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
744 		    dst_addr <= IWL_FW_MEM_EXTENDED_END)
745 			extended_addr = true;
746 
747 		if (extended_addr)
748 			iwl_set_bits_prph(trans, LMPM_CHICK,
749 					  LMPM_CHICK_EXTENDED_ADDR_SPACE);
750 
751 		memcpy(v_addr, (const u8 *)section->data + offset, copy_size);
752 		ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
753 						   copy_size);
754 
755 		if (extended_addr)
756 			iwl_clear_bits_prph(trans, LMPM_CHICK,
757 					    LMPM_CHICK_EXTENDED_ADDR_SPACE);
758 
759 		if (ret) {
760 			IWL_ERR(trans,
761 				"Could not load the [%d] uCode section\n",
762 				section_num);
763 			break;
764 		}
765 	}
766 
767 	dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
768 	return ret;
769 }
770 
iwl_pcie_load_cpu_sections_8000(struct iwl_trans * trans,const struct fw_img * image,int cpu,int * first_ucode_section)771 static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
772 					   const struct fw_img *image,
773 					   int cpu,
774 					   int *first_ucode_section)
775 {
776 	int shift_param;
777 	int i, ret = 0, sec_num = 0x1;
778 	u32 val, last_read_idx = 0;
779 
780 	if (cpu == 1) {
781 		shift_param = 0;
782 		*first_ucode_section = 0;
783 	} else {
784 		shift_param = 16;
785 		(*first_ucode_section)++;
786 	}
787 
788 	for (i = *first_ucode_section; i < image->num_sec; i++) {
789 		last_read_idx = i;
790 
791 		/*
792 		 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
793 		 * CPU1 to CPU2.
794 		 * PAGING_SEPARATOR_SECTION delimiter - separate between
795 		 * CPU2 non paged to CPU2 paging sec.
796 		 */
797 		if (!image->sec[i].data ||
798 		    image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
799 		    image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
800 			IWL_DEBUG_FW(trans,
801 				     "Break since Data not valid or Empty section, sec = %d\n",
802 				     i);
803 			break;
804 		}
805 
806 		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
807 		if (ret)
808 			return ret;
809 
810 		/* Notify ucode of loaded section number and status */
811 		val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
812 		val = val | (sec_num << shift_param);
813 		iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
814 
815 		sec_num = (sec_num << 1) | 0x1;
816 	}
817 
818 	*first_ucode_section = last_read_idx;
819 
820 	iwl_enable_interrupts(trans);
821 
822 	if (trans->mac_cfg->gen2) {
823 		if (cpu == 1)
824 			iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
825 				       0xFFFF);
826 		else
827 			iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
828 				       0xFFFFFFFF);
829 	} else {
830 		if (cpu == 1)
831 			iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
832 					   0xFFFF);
833 		else
834 			iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
835 					   0xFFFFFFFF);
836 	}
837 
838 	return 0;
839 }
840 
iwl_pcie_load_cpu_sections(struct iwl_trans * trans,const struct fw_img * image,int cpu,int * first_ucode_section)841 static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
842 				      const struct fw_img *image,
843 				      int cpu,
844 				      int *first_ucode_section)
845 {
846 	int i, ret = 0;
847 	u32 last_read_idx = 0;
848 
849 	if (cpu == 1)
850 		*first_ucode_section = 0;
851 	else
852 		(*first_ucode_section)++;
853 
854 	for (i = *first_ucode_section; i < image->num_sec; i++) {
855 		last_read_idx = i;
856 
857 		/*
858 		 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
859 		 * CPU1 to CPU2.
860 		 * PAGING_SEPARATOR_SECTION delimiter - separate between
861 		 * CPU2 non paged to CPU2 paging sec.
862 		 */
863 		if (!image->sec[i].data ||
864 		    image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
865 		    image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
866 			IWL_DEBUG_FW(trans,
867 				     "Break since Data not valid or Empty section, sec = %d\n",
868 				     i);
869 			break;
870 		}
871 
872 		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
873 		if (ret)
874 			return ret;
875 	}
876 
877 	*first_ucode_section = last_read_idx;
878 
879 	return 0;
880 }
881 
iwl_pcie_apply_destination_ini(struct iwl_trans * trans)882 static void iwl_pcie_apply_destination_ini(struct iwl_trans *trans)
883 {
884 	enum iwl_fw_ini_allocation_id alloc_id = IWL_FW_INI_ALLOCATION_ID_DBGC1;
885 	struct iwl_fw_ini_allocation_tlv *fw_mon_cfg =
886 		&trans->dbg.fw_mon_cfg[alloc_id];
887 	struct iwl_dram_data *frag;
888 
889 	if (!iwl_trans_dbg_ini_valid(trans))
890 		return;
891 
892 	if (le32_to_cpu(fw_mon_cfg->buf_location) ==
893 	    IWL_FW_INI_LOCATION_SRAM_PATH) {
894 		IWL_DEBUG_FW(trans, "WRT: Applying SMEM buffer destination\n");
895 		/* set sram monitor by enabling bit 7 */
896 		iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
897 			    CSR_HW_IF_CONFIG_REG_BIT_MONITOR_SRAM);
898 
899 		return;
900 	}
901 
902 	if (le32_to_cpu(fw_mon_cfg->buf_location) !=
903 	    IWL_FW_INI_LOCATION_DRAM_PATH ||
904 	    !trans->dbg.fw_mon_ini[alloc_id].num_frags)
905 		return;
906 
907 	frag = &trans->dbg.fw_mon_ini[alloc_id].frags[0];
908 
909 	IWL_DEBUG_FW(trans, "WRT: Applying DRAM destination (alloc_id=%u)\n",
910 		     alloc_id);
911 
912 	iwl_write_umac_prph(trans, MON_BUFF_BASE_ADDR_VER2,
913 			    frag->physical >> MON_BUFF_SHIFT_VER2);
914 	iwl_write_umac_prph(trans, MON_BUFF_END_ADDR_VER2,
915 			    (frag->physical + frag->size - 256) >>
916 			    MON_BUFF_SHIFT_VER2);
917 }
918 
iwl_pcie_apply_destination(struct iwl_trans * trans)919 void iwl_pcie_apply_destination(struct iwl_trans *trans)
920 {
921 	const struct iwl_fw_dbg_dest_tlv_v1 *dest = trans->dbg.dest_tlv;
922 	const struct iwl_dram_data *fw_mon = &trans->dbg.fw_mon;
923 	int i;
924 
925 	if (iwl_trans_dbg_ini_valid(trans)) {
926 		iwl_pcie_apply_destination_ini(trans);
927 		return;
928 	}
929 
930 	IWL_INFO(trans, "Applying debug destination %s\n",
931 		 get_fw_dbg_mode_string(dest->monitor_mode));
932 
933 	if (dest->monitor_mode == EXTERNAL_MODE)
934 		iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
935 	else
936 		IWL_WARN(trans, "PCI should have external buffer debug\n");
937 
938 	for (i = 0; i < trans->dbg.n_dest_reg; i++) {
939 		u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
940 		u32 val = le32_to_cpu(dest->reg_ops[i].val);
941 
942 		switch (dest->reg_ops[i].op) {
943 		case CSR_ASSIGN:
944 			iwl_write32(trans, addr, val);
945 			break;
946 		case CSR_SETBIT:
947 			iwl_set_bit(trans, addr, BIT(val));
948 			break;
949 		case CSR_CLEARBIT:
950 			iwl_clear_bit(trans, addr, BIT(val));
951 			break;
952 		case PRPH_ASSIGN:
953 			iwl_write_prph(trans, addr, val);
954 			break;
955 		case PRPH_SETBIT:
956 			iwl_set_bits_prph(trans, addr, BIT(val));
957 			break;
958 		case PRPH_CLEARBIT:
959 			iwl_clear_bits_prph(trans, addr, BIT(val));
960 			break;
961 		case PRPH_BLOCKBIT:
962 			if (iwl_read_prph(trans, addr) & BIT(val)) {
963 				IWL_ERR(trans,
964 					"BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
965 					val, addr);
966 				goto monitor;
967 			}
968 			break;
969 		default:
970 			IWL_ERR(trans, "FW debug - unknown OP %d\n",
971 				dest->reg_ops[i].op);
972 			break;
973 		}
974 	}
975 
976 monitor:
977 	if (dest->monitor_mode == EXTERNAL_MODE && fw_mon->size) {
978 		iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
979 			       fw_mon->physical >> dest->base_shift);
980 		if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_8000)
981 			iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
982 				       (fw_mon->physical + fw_mon->size -
983 					256) >> dest->end_shift);
984 		else
985 			iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
986 				       (fw_mon->physical + fw_mon->size) >>
987 				       dest->end_shift);
988 	}
989 }
990 
iwl_pcie_load_given_ucode(struct iwl_trans * trans,const struct fw_img * image)991 static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
992 				const struct fw_img *image)
993 {
994 	int ret = 0;
995 	int first_ucode_section;
996 
997 	IWL_DEBUG_FW(trans, "working with %s CPU\n",
998 		     image->is_dual_cpus ? "Dual" : "Single");
999 
1000 	/* load to FW the binary non secured sections of CPU1 */
1001 	ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
1002 	if (ret)
1003 		return ret;
1004 
1005 	if (image->is_dual_cpus) {
1006 		/* set CPU2 header address */
1007 		iwl_write_prph(trans,
1008 			       LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
1009 			       LMPM_SECURE_CPU2_HDR_MEM_SPACE);
1010 
1011 		/* load to FW the binary sections of CPU2 */
1012 		ret = iwl_pcie_load_cpu_sections(trans, image, 2,
1013 						 &first_ucode_section);
1014 		if (ret)
1015 			return ret;
1016 	}
1017 
1018 	if (iwl_pcie_dbg_on(trans))
1019 		iwl_pcie_apply_destination(trans);
1020 
1021 	iwl_enable_interrupts(trans);
1022 
1023 	/* release CPU reset */
1024 	iwl_write32(trans, CSR_RESET, 0);
1025 
1026 	return 0;
1027 }
1028 
iwl_pcie_load_given_ucode_8000(struct iwl_trans * trans,const struct fw_img * image)1029 static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
1030 					  const struct fw_img *image)
1031 {
1032 	int ret = 0;
1033 	int first_ucode_section;
1034 
1035 	IWL_DEBUG_FW(trans, "working with %s CPU\n",
1036 		     image->is_dual_cpus ? "Dual" : "Single");
1037 
1038 	if (iwl_pcie_dbg_on(trans))
1039 		iwl_pcie_apply_destination(trans);
1040 
1041 	IWL_DEBUG_POWER(trans, "Original WFPM value = 0x%08X\n",
1042 			iwl_read_prph(trans, WFPM_GP2));
1043 
1044 	/*
1045 	 * Set default value. On resume reading the values that were
1046 	 * zeored can provide debug data on the resume flow.
1047 	 * This is for debugging only and has no functional impact.
1048 	 */
1049 	iwl_write_prph(trans, WFPM_GP2, 0x01010101);
1050 
1051 	/* configure the ucode to be ready to get the secured image */
1052 	/* release CPU reset */
1053 	iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
1054 
1055 	/* load to FW the binary Secured sections of CPU1 */
1056 	ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
1057 					      &first_ucode_section);
1058 	if (ret)
1059 		return ret;
1060 
1061 	/* load to FW the binary sections of CPU2 */
1062 	return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
1063 					       &first_ucode_section);
1064 }
1065 
iwl_pcie_check_hw_rf_kill(struct iwl_trans * trans)1066 bool iwl_pcie_check_hw_rf_kill(struct iwl_trans *trans)
1067 {
1068 	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1069 	bool hw_rfkill = iwl_is_rfkill_set(trans);
1070 	bool prev = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1071 	bool report;
1072 
1073 	if (hw_rfkill) {
1074 		set_bit(STATUS_RFKILL_HW, &trans->status);
1075 		set_bit(STATUS_RFKILL_OPMODE, &trans->status);
1076 	} else {
1077 		clear_bit(STATUS_RFKILL_HW, &trans->status);
1078 		if (trans_pcie->opmode_down)
1079 			clear_bit(STATUS_RFKILL_OPMODE, &trans->status);
1080 	}
1081 
1082 	report = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1083 
1084 	if (prev != report)
1085 		iwl_trans_pcie_rf_kill(trans, report, false);
1086 
1087 	return hw_rfkill;
1088 }
1089 
1090 struct iwl_causes_list {
1091 	u16 mask_reg;
1092 	u8 bit;
1093 	u8 addr;
1094 };
1095 
1096 #define IWL_CAUSE(reg, mask)						\
1097 	{								\
1098 		.mask_reg = reg,					\
1099 		.bit = ilog2(mask),					\
1100 		.addr = ilog2(mask) +					\
1101 			((reg) == CSR_MSIX_FH_INT_MASK_AD ? -16 :	\
1102 			 (reg) == CSR_MSIX_HW_INT_MASK_AD ? 16 :	\
1103 			 0xffff),	/* causes overflow warning */	\
1104 	}
1105 
1106 static const struct iwl_causes_list causes_list_common[] = {
1107 	IWL_CAUSE(CSR_MSIX_FH_INT_MASK_AD, MSIX_FH_INT_CAUSES_D2S_CH0_NUM),
1108 	IWL_CAUSE(CSR_MSIX_FH_INT_MASK_AD, MSIX_FH_INT_CAUSES_D2S_CH1_NUM),
1109 	IWL_CAUSE(CSR_MSIX_FH_INT_MASK_AD, MSIX_FH_INT_CAUSES_S2D),
1110 	IWL_CAUSE(CSR_MSIX_FH_INT_MASK_AD, MSIX_FH_INT_CAUSES_FH_ERR),
1111 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_ALIVE),
1112 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_WAKEUP),
1113 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_RESET_DONE),
1114 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_TOP_FATAL_ERR),
1115 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_CT_KILL),
1116 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_RF_KILL),
1117 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_PERIODIC),
1118 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_SCD),
1119 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_FH_TX),
1120 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_HW_ERR),
1121 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_HAP),
1122 };
1123 
1124 static const struct iwl_causes_list causes_list_pre_bz[] = {
1125 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_SW_ERR),
1126 };
1127 
1128 static const struct iwl_causes_list causes_list_bz[] = {
1129 	IWL_CAUSE(CSR_MSIX_HW_INT_MASK_AD, MSIX_HW_INT_CAUSES_REG_SW_ERR_BZ),
1130 };
1131 
iwl_pcie_map_list(struct iwl_trans * trans,const struct iwl_causes_list * causes,int arr_size,int val)1132 static void iwl_pcie_map_list(struct iwl_trans *trans,
1133 			      const struct iwl_causes_list *causes,
1134 			      int arr_size, int val)
1135 {
1136 	int i;
1137 
1138 	for (i = 0; i < arr_size; i++) {
1139 		iwl_write8(trans, CSR_MSIX_IVAR(causes[i].addr), val);
1140 		iwl_clear_bit(trans, causes[i].mask_reg,
1141 			      BIT(causes[i].bit));
1142 	}
1143 }
1144 
iwl_pcie_map_non_rx_causes(struct iwl_trans * trans)1145 static void iwl_pcie_map_non_rx_causes(struct iwl_trans *trans)
1146 {
1147 	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1148 	int val = trans_pcie->def_irq | MSIX_NON_AUTO_CLEAR_CAUSE;
1149 	/*
1150 	 * Access all non RX causes and map them to the default irq.
1151 	 * In case we are missing at least one interrupt vector,
1152 	 * the first interrupt vector will serve non-RX and FBQ causes.
1153 	 */
1154 	iwl_pcie_map_list(trans, causes_list_common,
1155 			  ARRAY_SIZE(causes_list_common), val);
1156 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ)
1157 		iwl_pcie_map_list(trans, causes_list_bz,
1158 				  ARRAY_SIZE(causes_list_bz), val);
1159 	else
1160 		iwl_pcie_map_list(trans, causes_list_pre_bz,
1161 				  ARRAY_SIZE(causes_list_pre_bz), val);
1162 }
1163 
iwl_pcie_map_rx_causes(struct iwl_trans * trans)1164 static void iwl_pcie_map_rx_causes(struct iwl_trans *trans)
1165 {
1166 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1167 	u32 offset =
1168 		trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0;
1169 	u32 val, idx;
1170 
1171 	/*
1172 	 * The first RX queue - fallback queue, which is designated for
1173 	 * management frame, command responses etc, is always mapped to the
1174 	 * first interrupt vector. The other RX queues are mapped to
1175 	 * the other (N - 2) interrupt vectors.
1176 	 */
1177 	val = BIT(MSIX_FH_INT_CAUSES_Q(0));
1178 	for (idx = 1; idx < trans->info.num_rxqs; idx++) {
1179 		iwl_write8(trans, CSR_MSIX_RX_IVAR(idx),
1180 			   MSIX_FH_INT_CAUSES_Q(idx - offset));
1181 		val |= BIT(MSIX_FH_INT_CAUSES_Q(idx));
1182 	}
1183 	iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~val);
1184 
1185 	val = MSIX_FH_INT_CAUSES_Q(0);
1186 	if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX)
1187 		val |= MSIX_NON_AUTO_CLEAR_CAUSE;
1188 	iwl_write8(trans, CSR_MSIX_RX_IVAR(0), val);
1189 
1190 	if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS)
1191 		iwl_write8(trans, CSR_MSIX_RX_IVAR(1), val);
1192 }
1193 
iwl_pcie_conf_msix_hw(struct iwl_trans_pcie * trans_pcie)1194 void iwl_pcie_conf_msix_hw(struct iwl_trans_pcie *trans_pcie)
1195 {
1196 	struct iwl_trans *trans = trans_pcie->trans;
1197 
1198 	if (!trans_pcie->msix_enabled) {
1199 		if (trans->mac_cfg->mq_rx_supported &&
1200 		    test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1201 			iwl_write_umac_prph(trans, UREG_CHICK,
1202 					    UREG_CHICK_MSI_ENABLE);
1203 		return;
1204 	}
1205 	/*
1206 	 * The IVAR table needs to be configured again after reset,
1207 	 * but if the device is disabled, we can't write to
1208 	 * prph.
1209 	 */
1210 	if (test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1211 		iwl_write_umac_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE);
1212 
1213 	/*
1214 	 * Each cause from the causes list above and the RX causes is
1215 	 * represented as a byte in the IVAR table. The first nibble
1216 	 * represents the bound interrupt vector of the cause, the second
1217 	 * represents no auto clear for this cause. This will be set if its
1218 	 * interrupt vector is bound to serve other causes.
1219 	 */
1220 	iwl_pcie_map_rx_causes(trans);
1221 
1222 	iwl_pcie_map_non_rx_causes(trans);
1223 }
1224 
iwl_pcie_init_msix(struct iwl_trans_pcie * trans_pcie)1225 static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie)
1226 {
1227 	struct iwl_trans *trans = trans_pcie->trans;
1228 
1229 	iwl_pcie_conf_msix_hw(trans_pcie);
1230 
1231 	if (!trans_pcie->msix_enabled)
1232 		return;
1233 
1234 	trans_pcie->fh_init_mask = ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD);
1235 	trans_pcie->fh_mask = trans_pcie->fh_init_mask;
1236 	trans_pcie->hw_init_mask = ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD);
1237 	trans_pcie->hw_mask = trans_pcie->hw_init_mask;
1238 }
1239 
_iwl_trans_pcie_stop_device(struct iwl_trans * trans,bool from_irq)1240 static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool from_irq)
1241 {
1242 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1243 
1244 	lockdep_assert_held(&trans_pcie->mutex);
1245 
1246 	if (trans_pcie->is_down)
1247 		return;
1248 
1249 	trans_pcie->is_down = true;
1250 
1251 	/* tell the device to stop sending interrupts */
1252 	iwl_disable_interrupts(trans);
1253 
1254 	/* device going down, Stop using ICT table */
1255 	iwl_pcie_disable_ict(trans);
1256 
1257 	/*
1258 	 * If a HW restart happens during firmware loading,
1259 	 * then the firmware loading might call this function
1260 	 * and later it might be called again due to the
1261 	 * restart. So don't process again if the device is
1262 	 * already dead.
1263 	 */
1264 	if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
1265 		IWL_DEBUG_INFO(trans,
1266 			       "DEVICE_ENABLED bit was set and is now cleared\n");
1267 		if (!from_irq)
1268 			iwl_pcie_synchronize_irqs(trans);
1269 		iwl_pcie_rx_napi_sync(trans);
1270 		iwl_pcie_tx_stop(trans);
1271 		iwl_pcie_rx_stop(trans);
1272 
1273 		/* Power-down device's busmaster DMA clocks */
1274 		if (!trans->mac_cfg->base->apmg_not_supported) {
1275 			iwl_write_prph(trans, APMG_CLK_DIS_REG,
1276 				       APMG_CLK_VAL_DMA_CLK_RQT);
1277 			udelay(5);
1278 		}
1279 	}
1280 
1281 	/* Make sure (redundant) we've released our request to stay awake */
1282 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ)
1283 		iwl_clear_bit(trans, CSR_GP_CNTRL,
1284 			      CSR_GP_CNTRL_REG_FLAG_BZ_MAC_ACCESS_REQ);
1285 	else
1286 		iwl_clear_bit(trans, CSR_GP_CNTRL,
1287 			      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1288 
1289 	/* Stop the device, and put it in low power state */
1290 	iwl_pcie_apm_stop(trans, false);
1291 
1292 	/* re-take ownership to prevent other users from stealing the device */
1293 	iwl_trans_pcie_sw_reset(trans, true);
1294 
1295 	/*
1296 	 * Upon stop, the IVAR table gets erased, so msi-x won't
1297 	 * work. This causes a bug in RF-KILL flows, since the interrupt
1298 	 * that enables radio won't fire on the correct irq, and the
1299 	 * driver won't be able to handle the interrupt.
1300 	 * Configure the IVAR table again after reset.
1301 	 */
1302 	iwl_pcie_conf_msix_hw(trans_pcie);
1303 
1304 	/*
1305 	 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1306 	 * This is a bug in certain verions of the hardware.
1307 	 * Certain devices also keep sending HW RF kill interrupt all
1308 	 * the time, unless the interrupt is ACKed even if the interrupt
1309 	 * should be masked. Re-ACK all the interrupts here.
1310 	 */
1311 	iwl_disable_interrupts(trans);
1312 
1313 	/* clear all status bits */
1314 	clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1315 	clear_bit(STATUS_INT_ENABLED, &trans->status);
1316 	clear_bit(STATUS_TPOWER_PMI, &trans->status);
1317 
1318 	/*
1319 	 * Even if we stop the HW, we still want the RF kill
1320 	 * interrupt
1321 	 */
1322 	iwl_enable_rfkill_int(trans);
1323 }
1324 
iwl_pcie_synchronize_irqs(struct iwl_trans * trans)1325 void iwl_pcie_synchronize_irqs(struct iwl_trans *trans)
1326 {
1327 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1328 
1329 	if (trans_pcie->msix_enabled) {
1330 		int i;
1331 
1332 		for (i = 0; i < trans_pcie->alloc_vecs; i++)
1333 			synchronize_irq(trans_pcie->msix_entries[i].vector);
1334 	} else {
1335 		synchronize_irq(trans_pcie->pci_dev->irq);
1336 	}
1337 }
1338 
iwl_trans_pcie_start_fw(struct iwl_trans * trans,const struct iwl_fw * fw,const struct fw_img * img,bool run_in_rfkill)1339 int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1340 			    const struct iwl_fw *fw,
1341 			    const struct fw_img *img,
1342 			    bool run_in_rfkill)
1343 {
1344 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1345 	bool hw_rfkill;
1346 	int ret;
1347 
1348 	/* This may fail if AMT took ownership of the device */
1349 	if (iwl_pcie_prepare_card_hw(trans)) {
1350 		IWL_WARN(trans, "Exit HW not ready\n");
1351 		return -EIO;
1352 	}
1353 
1354 	iwl_enable_rfkill_int(trans);
1355 
1356 	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1357 
1358 	/*
1359 	 * We enabled the RF-Kill interrupt and the handler may very
1360 	 * well be running. Disable the interrupts to make sure no other
1361 	 * interrupt can be fired.
1362 	 */
1363 	iwl_disable_interrupts(trans);
1364 
1365 	/* Make sure it finished running */
1366 	iwl_pcie_synchronize_irqs(trans);
1367 
1368 	mutex_lock(&trans_pcie->mutex);
1369 
1370 	/* If platform's RF_KILL switch is NOT set to KILL */
1371 	hw_rfkill = iwl_pcie_check_hw_rf_kill(trans);
1372 	if (hw_rfkill && !run_in_rfkill) {
1373 		ret = -ERFKILL;
1374 		goto out;
1375 	}
1376 
1377 	/* Someone called stop_device, don't try to start_fw */
1378 	if (trans_pcie->is_down) {
1379 		IWL_WARN(trans,
1380 			 "Can't start_fw since the HW hasn't been started\n");
1381 		ret = -EIO;
1382 		goto out;
1383 	}
1384 
1385 	/* make sure rfkill handshake bits are cleared */
1386 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1387 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
1388 		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1389 
1390 	/* clear (again), then enable host interrupts */
1391 	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1392 
1393 	ret = iwl_pcie_nic_init(trans);
1394 	if (ret) {
1395 		IWL_ERR(trans, "Unable to init nic\n");
1396 		goto out;
1397 	}
1398 
1399 	/*
1400 	 * Now, we load the firmware and don't want to be interrupted, even
1401 	 * by the RF-Kill interrupt (hence mask all the interrupt besides the
1402 	 * FH_TX interrupt which is needed to load the firmware). If the
1403 	 * RF-Kill switch is toggled, we will find out after having loaded
1404 	 * the firmware and return the proper value to the caller.
1405 	 */
1406 	iwl_enable_fw_load_int(trans);
1407 
1408 	/* really make sure rfkill handshake bits are cleared */
1409 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1410 	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1411 
1412 	/* Load the given image to the HW */
1413 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_8000)
1414 		ret = iwl_pcie_load_given_ucode_8000(trans, img);
1415 	else
1416 		ret = iwl_pcie_load_given_ucode(trans, img);
1417 
1418 	/* re-check RF-Kill state since we may have missed the interrupt */
1419 	hw_rfkill = iwl_pcie_check_hw_rf_kill(trans);
1420 	if (hw_rfkill && !run_in_rfkill)
1421 		ret = -ERFKILL;
1422 
1423 out:
1424 	mutex_unlock(&trans_pcie->mutex);
1425 	return ret;
1426 }
1427 
iwl_trans_pcie_fw_alive(struct iwl_trans * trans)1428 void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1429 {
1430 	iwl_pcie_reset_ict(trans);
1431 	iwl_pcie_tx_start(trans);
1432 }
1433 
iwl_trans_pcie_handle_stop_rfkill(struct iwl_trans * trans,bool was_in_rfkill)1434 void iwl_trans_pcie_handle_stop_rfkill(struct iwl_trans *trans,
1435 				       bool was_in_rfkill)
1436 {
1437 	bool hw_rfkill;
1438 
1439 	/*
1440 	 * Check again since the RF kill state may have changed while
1441 	 * all the interrupts were disabled, in this case we couldn't
1442 	 * receive the RF kill interrupt and update the state in the
1443 	 * op_mode.
1444 	 * Don't call the op_mode if the rkfill state hasn't changed.
1445 	 * This allows the op_mode to call stop_device from the rfkill
1446 	 * notification without endless recursion. Under very rare
1447 	 * circumstances, we might have a small recursion if the rfkill
1448 	 * state changed exactly now while we were called from stop_device.
1449 	 * This is very unlikely but can happen and is supported.
1450 	 */
1451 	hw_rfkill = iwl_is_rfkill_set(trans);
1452 	if (hw_rfkill) {
1453 		set_bit(STATUS_RFKILL_HW, &trans->status);
1454 		set_bit(STATUS_RFKILL_OPMODE, &trans->status);
1455 	} else {
1456 		clear_bit(STATUS_RFKILL_HW, &trans->status);
1457 		clear_bit(STATUS_RFKILL_OPMODE, &trans->status);
1458 	}
1459 	if (hw_rfkill != was_in_rfkill)
1460 		iwl_trans_pcie_rf_kill(trans, hw_rfkill, false);
1461 }
1462 
iwl_trans_pcie_stop_device(struct iwl_trans * trans)1463 void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
1464 {
1465 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1466 	bool was_in_rfkill;
1467 
1468 	iwl_op_mode_time_point(trans->op_mode,
1469 			       IWL_FW_INI_TIME_POINT_HOST_DEVICE_DISABLE,
1470 			       NULL);
1471 
1472 	mutex_lock(&trans_pcie->mutex);
1473 	trans_pcie->opmode_down = true;
1474 	was_in_rfkill = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1475 	_iwl_trans_pcie_stop_device(trans, false);
1476 	iwl_trans_pcie_handle_stop_rfkill(trans, was_in_rfkill);
1477 	mutex_unlock(&trans_pcie->mutex);
1478 }
1479 
iwl_trans_pcie_rf_kill(struct iwl_trans * trans,bool state,bool from_irq)1480 void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state, bool from_irq)
1481 {
1482 	struct iwl_trans_pcie __maybe_unused *trans_pcie =
1483 		IWL_TRANS_GET_PCIE_TRANS(trans);
1484 
1485 	lockdep_assert_held(&trans_pcie->mutex);
1486 
1487 	IWL_WARN(trans, "reporting RF_KILL (radio %s)\n",
1488 		 state ? "disabled" : "enabled");
1489 	if (iwl_op_mode_hw_rf_kill(trans->op_mode, state) &&
1490 	    !WARN_ON(trans->mac_cfg->gen2))
1491 		_iwl_trans_pcie_stop_device(trans, from_irq);
1492 }
1493 
iwl_pcie_d3_complete_suspend(struct iwl_trans * trans,bool test,bool reset)1494 static void iwl_pcie_d3_complete_suspend(struct iwl_trans *trans,
1495 					 bool test, bool reset)
1496 {
1497 	iwl_disable_interrupts(trans);
1498 
1499 	/*
1500 	 * in testing mode, the host stays awake and the
1501 	 * hardware won't be reset (not even partially)
1502 	 */
1503 	if (test)
1504 		return;
1505 
1506 	iwl_pcie_disable_ict(trans);
1507 
1508 	iwl_pcie_synchronize_irqs(trans);
1509 
1510 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ) {
1511 		iwl_clear_bit(trans, CSR_GP_CNTRL,
1512 			      CSR_GP_CNTRL_REG_FLAG_BZ_MAC_ACCESS_REQ);
1513 		iwl_clear_bit(trans, CSR_GP_CNTRL,
1514 			      CSR_GP_CNTRL_REG_FLAG_MAC_INIT);
1515 	} else {
1516 		iwl_clear_bit(trans, CSR_GP_CNTRL,
1517 			      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1518 		iwl_clear_bit(trans, CSR_GP_CNTRL,
1519 			      CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1520 	}
1521 
1522 	if (reset) {
1523 		/*
1524 		 * reset TX queues -- some of their registers reset during S3
1525 		 * so if we don't reset everything here the D3 image would try
1526 		 * to execute some invalid memory upon resume
1527 		 */
1528 		iwl_trans_pcie_tx_reset(trans);
1529 	}
1530 
1531 	iwl_pcie_set_pwr(trans, true);
1532 }
1533 
iwl_pcie_d3_handshake(struct iwl_trans * trans,bool suspend)1534 static int iwl_pcie_d3_handshake(struct iwl_trans *trans, bool suspend)
1535 {
1536 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1537 	int ret;
1538 
1539 	if (trans->mac_cfg->device_family == IWL_DEVICE_FAMILY_AX210)
1540 		iwl_write_umac_prph(trans, UREG_DOORBELL_TO_ISR6,
1541 				    suspend ? UREG_DOORBELL_TO_ISR6_SUSPEND :
1542 					      UREG_DOORBELL_TO_ISR6_RESUME);
1543 	else if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ)
1544 		iwl_write32(trans, CSR_IPC_SLEEP_CONTROL,
1545 			    suspend ? CSR_IPC_SLEEP_CONTROL_SUSPEND :
1546 				      CSR_IPC_SLEEP_CONTROL_RESUME);
1547 	else
1548 		return 0;
1549 
1550 	ret = wait_event_timeout(trans_pcie->sx_waitq,
1551 				 trans_pcie->sx_complete, 2 * HZ);
1552 
1553 	/* Invalidate it toward next suspend or resume */
1554 	trans_pcie->sx_complete = false;
1555 
1556 	if (!ret) {
1557 		IWL_ERR(trans, "Timeout %s D3\n",
1558 			suspend ? "entering" : "exiting");
1559 		return -ETIMEDOUT;
1560 	}
1561 
1562 	return 0;
1563 }
1564 
iwl_trans_pcie_d3_suspend(struct iwl_trans * trans,bool test,bool reset)1565 int iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test, bool reset)
1566 {
1567 	int ret;
1568 
1569 	if (!reset)
1570 		/* Enable persistence mode to avoid reset */
1571 		iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
1572 			    CSR_HW_IF_CONFIG_REG_PERSISTENCE);
1573 
1574 	ret = iwl_pcie_d3_handshake(trans, true);
1575 	if (ret)
1576 		return ret;
1577 
1578 	iwl_pcie_d3_complete_suspend(trans, test, reset);
1579 
1580 	return 0;
1581 }
1582 
iwl_trans_pcie_d3_resume(struct iwl_trans * trans,enum iwl_d3_status * status,bool test,bool reset)1583 int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
1584 			     enum iwl_d3_status *status,
1585 			     bool test,  bool reset)
1586 {
1587 	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1588 	u32 val;
1589 	int ret;
1590 
1591 	if (test) {
1592 		iwl_enable_interrupts(trans);
1593 		*status = IWL_D3_STATUS_ALIVE;
1594 		ret = 0;
1595 		goto out;
1596 	}
1597 
1598 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ)
1599 		iwl_set_bit(trans, CSR_GP_CNTRL,
1600 			    CSR_GP_CNTRL_REG_FLAG_BZ_MAC_ACCESS_REQ);
1601 	else
1602 		iwl_set_bit(trans, CSR_GP_CNTRL,
1603 			    CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1604 
1605 	ret = iwl_finish_nic_init(trans);
1606 	if (ret)
1607 		return ret;
1608 
1609 	/*
1610 	 * Reconfigure IVAR table in case of MSIX or reset ict table in
1611 	 * MSI mode since HW reset erased it.
1612 	 * Also enables interrupts - none will happen as
1613 	 * the device doesn't know we're waking it up, only when
1614 	 * the opmode actually tells it after this call.
1615 	 */
1616 	iwl_pcie_conf_msix_hw(trans_pcie);
1617 	if (!trans_pcie->msix_enabled)
1618 		iwl_pcie_reset_ict(trans);
1619 	iwl_enable_interrupts(trans);
1620 
1621 	iwl_pcie_set_pwr(trans, false);
1622 
1623 	if (!reset) {
1624 		iwl_clear_bit(trans, CSR_GP_CNTRL,
1625 			      CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1626 	} else {
1627 		iwl_trans_pcie_tx_reset(trans);
1628 
1629 		ret = iwl_pcie_rx_init(trans);
1630 		if (ret) {
1631 			IWL_ERR(trans,
1632 				"Failed to resume the device (RX reset)\n");
1633 			return ret;
1634 		}
1635 	}
1636 
1637 	IWL_DEBUG_POWER(trans, "WFPM value upon resume = 0x%08X\n",
1638 			iwl_read_umac_prph(trans, WFPM_GP2));
1639 
1640 	val = iwl_read32(trans, CSR_RESET);
1641 	if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1642 		*status = IWL_D3_STATUS_RESET;
1643 	else
1644 		*status = IWL_D3_STATUS_ALIVE;
1645 
1646 out:
1647 	if (*status == IWL_D3_STATUS_ALIVE)
1648 		ret = iwl_pcie_d3_handshake(trans, false);
1649 	else
1650 		trans->state = IWL_TRANS_NO_FW;
1651 
1652 	return ret;
1653 }
1654 
1655 static void
iwl_pcie_set_interrupt_capa(struct pci_dev * pdev,struct iwl_trans * trans,const struct iwl_mac_cfg * mac_cfg,struct iwl_trans_info * info)1656 iwl_pcie_set_interrupt_capa(struct pci_dev *pdev,
1657 			    struct iwl_trans *trans,
1658 			    const struct iwl_mac_cfg *mac_cfg,
1659 			    struct iwl_trans_info *info)
1660 {
1661 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1662 	int max_irqs, num_irqs, i, ret;
1663 	u16 pci_cmd;
1664 	u32 max_rx_queues = IWL_MAX_RX_HW_QUEUES;
1665 
1666 	if (!mac_cfg->mq_rx_supported)
1667 		goto enable_msi;
1668 
1669 	if (mac_cfg->device_family <= IWL_DEVICE_FAMILY_9000)
1670 		max_rx_queues = IWL_9000_MAX_RX_HW_QUEUES;
1671 
1672 	max_irqs = min_t(u32, num_online_cpus() + 2, max_rx_queues);
1673 	for (i = 0; i < max_irqs; i++)
1674 		trans_pcie->msix_entries[i].entry = i;
1675 
1676 	num_irqs = pci_enable_msix_range(pdev, trans_pcie->msix_entries,
1677 					 MSIX_MIN_INTERRUPT_VECTORS,
1678 					 max_irqs);
1679 	if (num_irqs < 0) {
1680 		IWL_DEBUG_INFO(trans,
1681 			       "Failed to enable msi-x mode (ret %d). Moving to msi mode.\n",
1682 			       num_irqs);
1683 		goto enable_msi;
1684 	}
1685 	trans_pcie->def_irq = (num_irqs == max_irqs) ? num_irqs - 1 : 0;
1686 
1687 	IWL_DEBUG_INFO(trans,
1688 		       "MSI-X enabled. %d interrupt vectors were allocated\n",
1689 		       num_irqs);
1690 
1691 	/*
1692 	 * In case the OS provides fewer interrupts than requested, different
1693 	 * causes will share the same interrupt vector as follows:
1694 	 * One interrupt less: non rx causes shared with FBQ.
1695 	 * Two interrupts less: non rx causes shared with FBQ and RSS.
1696 	 * More than two interrupts: we will use fewer RSS queues.
1697 	 */
1698 	if (num_irqs <= max_irqs - 2) {
1699 		info->num_rxqs = num_irqs + 1;
1700 		trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX |
1701 			IWL_SHARED_IRQ_FIRST_RSS;
1702 	} else if (num_irqs == max_irqs - 1) {
1703 		info->num_rxqs = num_irqs;
1704 		trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX;
1705 	} else {
1706 		info->num_rxqs = num_irqs - 1;
1707 	}
1708 
1709 	IWL_DEBUG_INFO(trans,
1710 		       "MSI-X enabled with rx queues %d, vec mask 0x%x\n",
1711 		       info->num_rxqs, trans_pcie->shared_vec_mask);
1712 
1713 	WARN_ON(info->num_rxqs > IWL_MAX_RX_HW_QUEUES);
1714 
1715 	trans_pcie->alloc_vecs = num_irqs;
1716 	trans_pcie->msix_enabled = true;
1717 	return;
1718 
1719 enable_msi:
1720 	info->num_rxqs = 1;
1721 	ret = pci_enable_msi(pdev);
1722 	if (ret) {
1723 		dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret);
1724 		/* enable rfkill interrupt: hw bug w/a */
1725 		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1726 		if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1727 			pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1728 			pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1729 		}
1730 	}
1731 }
1732 
iwl_pcie_irq_set_affinity(struct iwl_trans * trans,struct iwl_trans_info * info)1733 static void iwl_pcie_irq_set_affinity(struct iwl_trans *trans,
1734 				      struct iwl_trans_info *info)
1735 {
1736 #if defined(CONFIG_SMP)
1737 	int iter_rx_q, i, ret, cpu, offset;
1738 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1739 
1740 	i = trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 0 : 1;
1741 	iter_rx_q = info->num_rxqs - 1 + i;
1742 	offset = 1 + i;
1743 	for (; i < iter_rx_q ; i++) {
1744 		/*
1745 		 * Get the cpu prior to the place to search
1746 		 * (i.e. return will be > i - 1).
1747 		 */
1748 		cpu = cpumask_next(i - offset, cpu_online_mask);
1749 		cpumask_set_cpu(cpu, &trans_pcie->affinity_mask[i]);
1750 		ret = irq_set_affinity_hint(trans_pcie->msix_entries[i].vector,
1751 					    &trans_pcie->affinity_mask[i]);
1752 		if (ret)
1753 			IWL_ERR(trans_pcie->trans,
1754 				"Failed to set affinity mask for IRQ %d\n",
1755 				trans_pcie->msix_entries[i].vector);
1756 	}
1757 #endif
1758 }
1759 
iwl_pcie_init_msix_handler(struct pci_dev * pdev,struct iwl_trans_pcie * trans_pcie,struct iwl_trans_info * info)1760 static int iwl_pcie_init_msix_handler(struct pci_dev *pdev,
1761 				      struct iwl_trans_pcie *trans_pcie,
1762 				      struct iwl_trans_info *info)
1763 {
1764 	int i;
1765 
1766 	for (i = 0; i < trans_pcie->alloc_vecs; i++) {
1767 		int ret;
1768 		struct msix_entry *msix_entry;
1769 		const char *qname = queue_name(&pdev->dev, trans_pcie, i);
1770 
1771 		if (!qname)
1772 			return -ENOMEM;
1773 
1774 		msix_entry = &trans_pcie->msix_entries[i];
1775 		ret = devm_request_threaded_irq(&pdev->dev,
1776 						msix_entry->vector,
1777 						iwl_pcie_msix_isr,
1778 						(i == trans_pcie->def_irq) ?
1779 						iwl_pcie_irq_msix_handler :
1780 						iwl_pcie_irq_rx_msix_handler,
1781 						IRQF_SHARED,
1782 						qname,
1783 						msix_entry);
1784 		if (ret) {
1785 			IWL_ERR(trans_pcie->trans,
1786 				"Error allocating IRQ %d\n", i);
1787 
1788 			return ret;
1789 		}
1790 	}
1791 	iwl_pcie_irq_set_affinity(trans_pcie->trans, info);
1792 
1793 	return 0;
1794 }
1795 
iwl_trans_pcie_clear_persistence_bit(struct iwl_trans * trans)1796 static int iwl_trans_pcie_clear_persistence_bit(struct iwl_trans *trans)
1797 {
1798 	u32 hpm, wprot;
1799 
1800 	switch (trans->mac_cfg->device_family) {
1801 	case IWL_DEVICE_FAMILY_9000:
1802 		wprot = PREG_PRPH_WPROT_9000;
1803 		break;
1804 	case IWL_DEVICE_FAMILY_22000:
1805 		wprot = PREG_PRPH_WPROT_22000;
1806 		break;
1807 	default:
1808 		return 0;
1809 	}
1810 
1811 	hpm = iwl_read_umac_prph_no_grab(trans, HPM_DEBUG);
1812 	if (!iwl_trans_is_hw_error_value(hpm) && (hpm & PERSISTENCE_BIT)) {
1813 		u32 wprot_val = iwl_read_umac_prph_no_grab(trans, wprot);
1814 
1815 		if (wprot_val & PREG_WFPM_ACCESS) {
1816 			IWL_ERR(trans,
1817 				"Error, can not clear persistence bit\n");
1818 			return -EPERM;
1819 		}
1820 		iwl_write_umac_prph_no_grab(trans, HPM_DEBUG,
1821 					    hpm & ~PERSISTENCE_BIT);
1822 	}
1823 
1824 	return 0;
1825 }
1826 
iwl_pcie_gen2_force_power_gating(struct iwl_trans * trans)1827 static int iwl_pcie_gen2_force_power_gating(struct iwl_trans *trans)
1828 {
1829 	int ret;
1830 
1831 	ret = iwl_finish_nic_init(trans);
1832 	if (ret < 0)
1833 		return ret;
1834 
1835 	iwl_set_bits_prph(trans, HPM_HIPM_GEN_CFG,
1836 			  HPM_HIPM_GEN_CFG_CR_FORCE_ACTIVE);
1837 	udelay(20);
1838 	iwl_set_bits_prph(trans, HPM_HIPM_GEN_CFG,
1839 			  HPM_HIPM_GEN_CFG_CR_PG_EN |
1840 			  HPM_HIPM_GEN_CFG_CR_SLP_EN);
1841 	udelay(20);
1842 	iwl_clear_bits_prph(trans, HPM_HIPM_GEN_CFG,
1843 			    HPM_HIPM_GEN_CFG_CR_FORCE_ACTIVE);
1844 
1845 	return iwl_trans_pcie_sw_reset(trans, true);
1846 }
1847 
_iwl_trans_pcie_start_hw(struct iwl_trans * trans)1848 static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1849 {
1850 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1851 	int err;
1852 
1853 	lockdep_assert_held(&trans_pcie->mutex);
1854 
1855 	err = iwl_pcie_prepare_card_hw(trans);
1856 	if (err) {
1857 		IWL_ERR(trans, "Error while preparing HW: %d\n", err);
1858 		return err;
1859 	}
1860 
1861 	err = iwl_trans_pcie_clear_persistence_bit(trans);
1862 	if (err)
1863 		return err;
1864 
1865 	err = iwl_trans_pcie_sw_reset(trans, true);
1866 	if (err)
1867 		return err;
1868 
1869 	if (trans->mac_cfg->device_family == IWL_DEVICE_FAMILY_22000 &&
1870 	    trans->mac_cfg->integrated) {
1871 		err = iwl_pcie_gen2_force_power_gating(trans);
1872 		if (err)
1873 			return err;
1874 	}
1875 
1876 	err = iwl_pcie_apm_init(trans);
1877 	if (err)
1878 		return err;
1879 
1880 	iwl_pcie_init_msix(trans_pcie);
1881 
1882 	/* From now on, the op_mode will be kept updated about RF kill state */
1883 	iwl_enable_rfkill_int(trans);
1884 
1885 	trans_pcie->opmode_down = false;
1886 
1887 	/* Set is_down to false here so that...*/
1888 	trans_pcie->is_down = false;
1889 
1890 	/* ...rfkill can call stop_device and set it false if needed */
1891 	iwl_pcie_check_hw_rf_kill(trans);
1892 
1893 	return 0;
1894 }
1895 
iwl_trans_pcie_start_hw(struct iwl_trans * trans)1896 int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
1897 {
1898 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1899 	int ret;
1900 
1901 	mutex_lock(&trans_pcie->mutex);
1902 	ret = _iwl_trans_pcie_start_hw(trans);
1903 	mutex_unlock(&trans_pcie->mutex);
1904 
1905 	return ret;
1906 }
1907 
iwl_trans_pcie_op_mode_leave(struct iwl_trans * trans)1908 void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
1909 {
1910 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1911 
1912 	mutex_lock(&trans_pcie->mutex);
1913 
1914 	/* disable interrupts - don't enable HW RF kill interrupt */
1915 	iwl_disable_interrupts(trans);
1916 
1917 	iwl_pcie_apm_stop(trans, true);
1918 
1919 	iwl_disable_interrupts(trans);
1920 
1921 	iwl_pcie_disable_ict(trans);
1922 
1923 	mutex_unlock(&trans_pcie->mutex);
1924 
1925 	iwl_pcie_synchronize_irqs(trans);
1926 }
1927 
iwl_trans_pcie_write8(struct iwl_trans * trans,u32 ofs,u8 val)1928 void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1929 {
1930 	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1931 }
1932 
iwl_trans_pcie_write32(struct iwl_trans * trans,u32 ofs,u32 val)1933 void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1934 {
1935 	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1936 }
1937 
iwl_trans_pcie_read32(struct iwl_trans * trans,u32 ofs)1938 u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1939 {
1940 	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1941 }
1942 
iwl_trans_pcie_prph_msk(struct iwl_trans * trans)1943 static u32 iwl_trans_pcie_prph_msk(struct iwl_trans *trans)
1944 {
1945 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_AX210)
1946 		return 0x00FFFFFF;
1947 	else
1948 		return 0x000FFFFF;
1949 }
1950 
iwl_trans_pcie_read_prph(struct iwl_trans * trans,u32 reg)1951 u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1952 {
1953 	u32 mask = iwl_trans_pcie_prph_msk(trans);
1954 
1955 	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1956 			       ((reg & mask) | (3 << 24)));
1957 	return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1958 }
1959 
iwl_trans_pcie_write_prph(struct iwl_trans * trans,u32 addr,u32 val)1960 void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr, u32 val)
1961 {
1962 	u32 mask = iwl_trans_pcie_prph_msk(trans);
1963 
1964 	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
1965 			       ((addr & mask) | (3 << 24)));
1966 	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1967 }
1968 
iwl_trans_pcie_op_mode_enter(struct iwl_trans * trans)1969 void iwl_trans_pcie_op_mode_enter(struct iwl_trans *trans)
1970 {
1971 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1972 
1973 	/* free all first - we might be reconfigured for a different size */
1974 	iwl_pcie_free_rbs_pool(trans);
1975 
1976 	trans_pcie->rx_page_order =
1977 		iwl_trans_get_rb_size_order(trans->conf.rx_buf_size);
1978 	trans_pcie->rx_buf_bytes =
1979 		iwl_trans_get_rb_size(trans->conf.rx_buf_size);
1980 }
1981 
iwl_trans_pcie_free_pnvm_dram_regions(struct iwl_dram_regions * dram_regions,struct device * dev)1982 void iwl_trans_pcie_free_pnvm_dram_regions(struct iwl_dram_regions *dram_regions,
1983 					   struct device *dev)
1984 {
1985 	u8 i;
1986 	struct iwl_dram_data *desc_dram = &dram_regions->prph_scratch_mem_desc;
1987 
1988 	/* free DRAM payloads */
1989 	for (i = 0; i < dram_regions->n_regions; i++) {
1990 		dma_free_coherent(dev, dram_regions->drams[i].size,
1991 				  dram_regions->drams[i].block,
1992 				  dram_regions->drams[i].physical);
1993 	}
1994 	dram_regions->n_regions = 0;
1995 
1996 	/* free DRAM addresses array */
1997 	if (desc_dram->block) {
1998 		dma_free_coherent(dev, desc_dram->size,
1999 				  desc_dram->block,
2000 				  desc_dram->physical);
2001 	}
2002 	memset(desc_dram, 0, sizeof(*desc_dram));
2003 }
2004 
iwl_pcie_free_invalid_tx_cmd(struct iwl_trans * trans)2005 static void iwl_pcie_free_invalid_tx_cmd(struct iwl_trans *trans)
2006 {
2007 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2008 
2009 	iwl_pcie_free_dma_ptr(trans, &trans_pcie->invalid_tx_cmd);
2010 }
2011 
iwl_pcie_alloc_invalid_tx_cmd(struct iwl_trans * trans)2012 static int iwl_pcie_alloc_invalid_tx_cmd(struct iwl_trans *trans)
2013 {
2014 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2015 	struct iwl_cmd_header_wide bad_cmd = {
2016 		.cmd = INVALID_WR_PTR_CMD,
2017 		.group_id = DEBUG_GROUP,
2018 		.sequence = cpu_to_le16(0xffff),
2019 		.length = cpu_to_le16(0),
2020 		.version = 0,
2021 	};
2022 	int ret;
2023 
2024 	ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->invalid_tx_cmd,
2025 				     sizeof(bad_cmd));
2026 	if (ret)
2027 		return ret;
2028 	memcpy(trans_pcie->invalid_tx_cmd.addr, &bad_cmd, sizeof(bad_cmd));
2029 	return 0;
2030 }
2031 
iwl_trans_pcie_free(struct iwl_trans * trans)2032 void iwl_trans_pcie_free(struct iwl_trans *trans)
2033 {
2034 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2035 	int i;
2036 
2037 	iwl_pcie_synchronize_irqs(trans);
2038 
2039 	if (trans->mac_cfg->gen2)
2040 		iwl_txq_gen2_tx_free(trans);
2041 	else
2042 		iwl_pcie_tx_free(trans);
2043 	iwl_pcie_rx_free(trans);
2044 
2045 	if (trans_pcie->rba.alloc_wq) {
2046 		destroy_workqueue(trans_pcie->rba.alloc_wq);
2047 		trans_pcie->rba.alloc_wq = NULL;
2048 	}
2049 
2050 	if (trans_pcie->msix_enabled) {
2051 		for (i = 0; i < trans_pcie->alloc_vecs; i++) {
2052 			irq_set_affinity_hint(
2053 				trans_pcie->msix_entries[i].vector,
2054 				NULL);
2055 		}
2056 
2057 		trans_pcie->msix_enabled = false;
2058 	} else {
2059 		iwl_pcie_free_ict(trans);
2060 	}
2061 
2062 	free_netdev(trans_pcie->napi_dev);
2063 
2064 	iwl_pcie_free_invalid_tx_cmd(trans);
2065 
2066 	iwl_pcie_free_fw_monitor(trans);
2067 
2068 	iwl_trans_pcie_free_pnvm_dram_regions(&trans_pcie->pnvm_data,
2069 					      trans->dev);
2070 	iwl_trans_pcie_free_pnvm_dram_regions(&trans_pcie->reduced_tables_data,
2071 					      trans->dev);
2072 
2073 	mutex_destroy(&trans_pcie->mutex);
2074 
2075 	if (trans_pcie->txqs.tso_hdr_page) {
2076 		for_each_possible_cpu(i) {
2077 			struct iwl_tso_hdr_page *p =
2078 				per_cpu_ptr(trans_pcie->txqs.tso_hdr_page, i);
2079 
2080 			if (p && p->page)
2081 				__free_page(p->page);
2082 		}
2083 
2084 		free_percpu(trans_pcie->txqs.tso_hdr_page);
2085 	}
2086 
2087 	iwl_trans_free(trans);
2088 }
2089 
2090 static union acpi_object *
iwl_trans_pcie_call_prod_reset_dsm(struct pci_dev * pdev,u16 cmd,u16 value)2091 iwl_trans_pcie_call_prod_reset_dsm(struct pci_dev *pdev, u16 cmd, u16 value)
2092 {
2093 #ifdef CONFIG_ACPI
2094 	struct iwl_dsm_internal_product_reset_cmd pldr_arg = {
2095 		.cmd = cmd,
2096 		.value = value,
2097 	};
2098 	union acpi_object arg = {
2099 		.buffer.type = ACPI_TYPE_BUFFER,
2100 		.buffer.length = sizeof(pldr_arg),
2101 		.buffer.pointer = (void *)&pldr_arg,
2102 	};
2103 	static const guid_t dsm_guid = GUID_INIT(0x7266172C, 0x220B, 0x4B29,
2104 						 0x81, 0x4F, 0x75, 0xE4,
2105 						 0xDD, 0x26, 0xB5, 0xFD);
2106 
2107 	if (!acpi_check_dsm(ACPI_HANDLE(&pdev->dev), &dsm_guid, ACPI_DSM_REV,
2108 			    DSM_INTERNAL_FUNC_PRODUCT_RESET))
2109 		return ERR_PTR(-ENODEV);
2110 
2111 	return iwl_acpi_get_dsm_object(&pdev->dev, ACPI_DSM_REV,
2112 				       DSM_INTERNAL_FUNC_PRODUCT_RESET,
2113 				       &arg, &dsm_guid);
2114 #else
2115 	return ERR_PTR(-EOPNOTSUPP);
2116 #endif
2117 }
2118 
iwl_trans_pcie_check_product_reset_mode(struct pci_dev * pdev)2119 void iwl_trans_pcie_check_product_reset_mode(struct pci_dev *pdev)
2120 {
2121 	union acpi_object *res;
2122 
2123 	res = iwl_trans_pcie_call_prod_reset_dsm(pdev,
2124 						 DSM_INTERNAL_PLDR_CMD_GET_MODE,
2125 						 0);
2126 	if (IS_ERR(res))
2127 		return;
2128 
2129 	if (res->type != ACPI_TYPE_INTEGER)
2130 		IWL_ERR_DEV(&pdev->dev,
2131 			    "unexpected return type from product reset DSM\n");
2132 	else
2133 		IWL_DEBUG_DEV_POWER(&pdev->dev,
2134 				    "product reset mode is 0x%llx\n",
2135 				    res->integer.value);
2136 
2137 	ACPI_FREE(res);
2138 }
2139 
iwl_trans_pcie_set_product_reset(struct pci_dev * pdev,bool enable,bool integrated)2140 static void iwl_trans_pcie_set_product_reset(struct pci_dev *pdev, bool enable,
2141 					     bool integrated)
2142 {
2143 	union acpi_object *res;
2144 	u16 mode = enable ? DSM_INTERNAL_PLDR_MODE_EN_PROD_RESET : 0;
2145 
2146 	if (!integrated)
2147 		mode |= DSM_INTERNAL_PLDR_MODE_EN_WIFI_FLR |
2148 			DSM_INTERNAL_PLDR_MODE_EN_BT_OFF_ON;
2149 
2150 	res = iwl_trans_pcie_call_prod_reset_dsm(pdev,
2151 						 DSM_INTERNAL_PLDR_CMD_SET_MODE,
2152 						 mode);
2153 	if (IS_ERR(res)) {
2154 		if (enable)
2155 			IWL_ERR_DEV(&pdev->dev,
2156 				    "ACPI _DSM not available (%d), cannot do product reset\n",
2157 				    (int)PTR_ERR(res));
2158 		return;
2159 	}
2160 
2161 	ACPI_FREE(res);
2162 	IWL_DEBUG_DEV_POWER(&pdev->dev, "%sabled product reset via DSM\n",
2163 			    enable ? "En" : "Dis");
2164 	iwl_trans_pcie_check_product_reset_mode(pdev);
2165 }
2166 
iwl_trans_pcie_check_product_reset_status(struct pci_dev * pdev)2167 void iwl_trans_pcie_check_product_reset_status(struct pci_dev *pdev)
2168 {
2169 	union acpi_object *res;
2170 
2171 	res = iwl_trans_pcie_call_prod_reset_dsm(pdev,
2172 						 DSM_INTERNAL_PLDR_CMD_GET_STATUS,
2173 						 0);
2174 	if (IS_ERR(res))
2175 		return;
2176 
2177 	if (res->type != ACPI_TYPE_INTEGER)
2178 		IWL_ERR_DEV(&pdev->dev,
2179 			    "unexpected return type from product reset DSM\n");
2180 	else
2181 		IWL_DEBUG_DEV_POWER(&pdev->dev,
2182 				    "product reset status is 0x%llx\n",
2183 				    res->integer.value);
2184 
2185 	ACPI_FREE(res);
2186 }
2187 
iwl_trans_pcie_call_reset(struct pci_dev * pdev)2188 static void iwl_trans_pcie_call_reset(struct pci_dev *pdev)
2189 {
2190 #ifdef CONFIG_ACPI
2191 	struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
2192 	union acpi_object *p, *ref;
2193 	acpi_status status;
2194 	int ret = -EINVAL;
2195 
2196 	status = acpi_evaluate_object(ACPI_HANDLE(&pdev->dev),
2197 				      "_PRR", NULL, &buffer);
2198 	if (ACPI_FAILURE(status)) {
2199 		IWL_DEBUG_DEV_POWER(&pdev->dev, "No _PRR method found\n");
2200 		goto out;
2201 	}
2202 	p = buffer.pointer;
2203 
2204 	if (p->type != ACPI_TYPE_PACKAGE || p->package.count != 1) {
2205 		pci_err(pdev, "Bad _PRR return type\n");
2206 		goto out;
2207 	}
2208 
2209 	ref = &p->package.elements[0];
2210 	if (ref->type != ACPI_TYPE_LOCAL_REFERENCE) {
2211 		pci_err(pdev, "_PRR wasn't a reference\n");
2212 		goto out;
2213 	}
2214 
2215 	status = acpi_evaluate_object(ref->reference.handle,
2216 				      "_RST", NULL, NULL);
2217 	if (ACPI_FAILURE(status)) {
2218 		pci_err(pdev,
2219 			"Failed to call _RST on object returned by _PRR (%d)\n",
2220 			status);
2221 		goto out;
2222 	}
2223 	ret = 0;
2224 out:
2225 	kfree(buffer.pointer);
2226 	if (!ret) {
2227 		IWL_DEBUG_DEV_POWER(&pdev->dev, "called _RST on _PRR object\n");
2228 		return;
2229 	}
2230 	IWL_DEBUG_DEV_POWER(&pdev->dev,
2231 			    "No BIOS support, using pci_reset_function()\n");
2232 #endif
2233 	pci_reset_function(pdev);
2234 }
2235 
2236 struct iwl_trans_pcie_removal {
2237 	struct pci_dev *pdev;
2238 	struct work_struct work;
2239 	enum iwl_reset_mode mode;
2240 	bool integrated;
2241 };
2242 
iwl_trans_pcie_removal_wk(struct work_struct * wk)2243 static void iwl_trans_pcie_removal_wk(struct work_struct *wk)
2244 {
2245 	struct iwl_trans_pcie_removal *removal =
2246 		container_of(wk, struct iwl_trans_pcie_removal, work);
2247 	struct pci_dev *pdev = removal->pdev;
2248 	static char *prop[] = {"EVENT=INACCESSIBLE", NULL};
2249 	struct pci_bus *bus;
2250 
2251 	pci_lock_rescan_remove();
2252 
2253 	bus = pdev->bus;
2254 	/* in this case, something else already removed the device */
2255 	if (!bus)
2256 		goto out;
2257 
2258 	kobject_uevent_env(&pdev->dev.kobj, KOBJ_CHANGE, prop);
2259 
2260 	if (removal->mode == IWL_RESET_MODE_PROD_RESET) {
2261 		struct pci_dev *bt = NULL;
2262 
2263 		if (!removal->integrated) {
2264 			/* discrete devices have WiFi/BT at function 0/1 */
2265 			int slot = PCI_SLOT(pdev->devfn);
2266 			int func = PCI_FUNC(pdev->devfn);
2267 
2268 			if (func == 0)
2269 				bt = pci_get_slot(bus, PCI_DEVFN(slot, 1));
2270 			else
2271 				pci_info(pdev, "Unexpected function %d\n",
2272 					 func);
2273 		} else {
2274 			/* on integrated we have to look up by ID (same bus) */
2275 			static const struct pci_device_id bt_device_ids[] = {
2276 #define BT_DEV(_id) { PCI_DEVICE(PCI_VENDOR_ID_INTEL, _id) }
2277 				BT_DEV(0xA876), /* LNL */
2278 				BT_DEV(0xE476), /* PTL-P */
2279 				BT_DEV(0xE376), /* PTL-H */
2280 				BT_DEV(0xD346), /* NVL-H */
2281 				BT_DEV(0x6E74), /* NVL-S */
2282 				BT_DEV(0x4D76), /* WCL */
2283 				BT_DEV(0xD246), /* RZL-H */
2284 				BT_DEV(0x6C46), /* RZL-M */
2285 				{}
2286 			};
2287 			struct pci_dev *tmp = NULL;
2288 
2289 			for_each_pci_dev(tmp) {
2290 				if (tmp->bus != bus)
2291 					continue;
2292 
2293 				if (pci_match_id(bt_device_ids, tmp)) {
2294 					bt = tmp;
2295 					break;
2296 				}
2297 			}
2298 		}
2299 
2300 		if (bt) {
2301 			pci_info(bt, "Removal by WiFi due to product reset\n");
2302 			pci_stop_and_remove_bus_device(bt);
2303 			pci_dev_put(bt);
2304 		}
2305 	}
2306 
2307 	iwl_trans_pcie_set_product_reset(pdev,
2308 					 removal->mode ==
2309 						IWL_RESET_MODE_PROD_RESET,
2310 					 removal->integrated);
2311 	if (removal->mode >= IWL_RESET_MODE_FUNC_RESET)
2312 		iwl_trans_pcie_call_reset(pdev);
2313 
2314 	pci_stop_and_remove_bus_device(pdev);
2315 	pci_dev_put(pdev);
2316 
2317 	if (removal->mode >= IWL_RESET_MODE_RESCAN) {
2318 		if (bus->parent)
2319 			bus = bus->parent;
2320 		pci_rescan_bus(bus);
2321 	}
2322 
2323 out:
2324 	pci_unlock_rescan_remove();
2325 
2326 	kfree(removal);
2327 	module_put(THIS_MODULE);
2328 }
2329 
iwl_trans_pcie_reset(struct iwl_trans * trans,enum iwl_reset_mode mode)2330 void iwl_trans_pcie_reset(struct iwl_trans *trans, enum iwl_reset_mode mode)
2331 {
2332 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2333 	struct iwl_trans_pcie_removal *removal;
2334 	char _msg = 0, *msg = &_msg;
2335 
2336 	if (WARN_ON(mode < IWL_RESET_MODE_REMOVE_ONLY ||
2337 		    mode == IWL_RESET_MODE_BACKOFF))
2338 		return;
2339 
2340 	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
2341 		return;
2342 
2343 	if (trans_pcie->me_present && mode == IWL_RESET_MODE_PROD_RESET) {
2344 		mode = IWL_RESET_MODE_FUNC_RESET;
2345 		if (trans_pcie->me_present < 0)
2346 			msg = " instead of product reset as ME may be present";
2347 		else
2348 			msg = " instead of product reset as ME is present";
2349 	}
2350 
2351 	IWL_INFO(trans, "scheduling reset (mode=%d%s)\n", mode, msg);
2352 
2353 	iwl_pcie_dump_csr(trans);
2354 
2355 	/*
2356 	 * get a module reference to avoid doing this
2357 	 * while unloading anyway and to avoid
2358 	 * scheduling a work with code that's being
2359 	 * removed.
2360 	 */
2361 	if (!try_module_get(THIS_MODULE)) {
2362 		IWL_ERR(trans,
2363 			"Module is being unloaded - abort\n");
2364 		return;
2365 	}
2366 
2367 	removal = kzalloc(sizeof(*removal), GFP_ATOMIC);
2368 	if (!removal) {
2369 		module_put(THIS_MODULE);
2370 		return;
2371 	}
2372 	/*
2373 	 * we don't need to clear this flag, because
2374 	 * the trans will be freed and reallocated.
2375 	 */
2376 	set_bit(STATUS_TRANS_DEAD, &trans->status);
2377 
2378 	removal->pdev = to_pci_dev(trans->dev);
2379 	removal->mode = mode;
2380 	removal->integrated = trans->mac_cfg->integrated;
2381 	INIT_WORK(&removal->work, iwl_trans_pcie_removal_wk);
2382 	pci_dev_get(removal->pdev);
2383 	schedule_work(&removal->work);
2384 }
2385 EXPORT_SYMBOL(iwl_trans_pcie_reset);
2386 
2387 /*
2388  * This version doesn't disable BHs but rather assumes they're
2389  * already disabled.
2390  */
__iwl_trans_pcie_grab_nic_access(struct iwl_trans * trans,bool silent)2391 bool __iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent)
2392 {
2393 	int ret;
2394 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2395 	u32 write = CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ;
2396 	u32 mask = CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
2397 		   CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP;
2398 	u32 poll = CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN;
2399 
2400 	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
2401 		return false;
2402 
2403 	spin_lock(&trans_pcie->reg_lock);
2404 
2405 	if (trans_pcie->cmd_hold_nic_awake)
2406 		goto out;
2407 
2408 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ) {
2409 		write = CSR_GP_CNTRL_REG_FLAG_BZ_MAC_ACCESS_REQ;
2410 		mask = CSR_GP_CNTRL_REG_FLAG_MAC_STATUS;
2411 		poll = CSR_GP_CNTRL_REG_FLAG_MAC_STATUS;
2412 	}
2413 
2414 	/* this bit wakes up the NIC */
2415 	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, write);
2416 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_8000)
2417 		udelay(2);
2418 
2419 	/*
2420 	 * These bits say the device is running, and should keep running for
2421 	 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
2422 	 * but they do not indicate that embedded SRAM is restored yet;
2423 	 * HW with volatile SRAM must save/restore contents to/from
2424 	 * host DRAM when sleeping/waking for power-saving.
2425 	 * Each direction takes approximately 1/4 millisecond; with this
2426 	 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
2427 	 * series of register accesses are expected (e.g. reading Event Log),
2428 	 * to keep device from sleeping.
2429 	 *
2430 	 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
2431 	 * SRAM is okay/restored.  We don't check that here because this call
2432 	 * is just for hardware register access; but GP1 MAC_SLEEP
2433 	 * check is a good idea before accessing the SRAM of HW with
2434 	 * volatile SRAM (e.g. reading Event Log).
2435 	 *
2436 	 * 5000 series and later (including 1000 series) have non-volatile SRAM,
2437 	 * and do not save/restore SRAM when power cycling.
2438 	 */
2439 	ret = iwl_poll_bit(trans, CSR_GP_CNTRL, poll, mask, 15000);
2440 	if (unlikely(ret < 0)) {
2441 		u32 cntrl = iwl_read32(trans, CSR_GP_CNTRL);
2442 
2443 		if (silent) {
2444 			spin_unlock(&trans_pcie->reg_lock);
2445 			return false;
2446 		}
2447 
2448 		WARN_ONCE(1,
2449 			  "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
2450 			  cntrl);
2451 
2452 		iwl_trans_pcie_dump_regs(trans);
2453 
2454 		if (iwlwifi_mod_params.remove_when_gone && cntrl == ~0U)
2455 			iwl_trans_pcie_reset(trans,
2456 					     IWL_RESET_MODE_REMOVE_ONLY);
2457 		else
2458 			iwl_write32(trans, CSR_RESET,
2459 				    CSR_RESET_REG_FLAG_FORCE_NMI);
2460 
2461 		spin_unlock(&trans_pcie->reg_lock);
2462 		return false;
2463 	}
2464 
2465 out:
2466 	/*
2467 	 * Fool sparse by faking we release the lock - sparse will
2468 	 * track nic_access anyway.
2469 	 */
2470 	__release(&trans_pcie->reg_lock);
2471 	return true;
2472 }
2473 
iwl_trans_pcie_grab_nic_access(struct iwl_trans * trans)2474 bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans)
2475 {
2476 	bool ret;
2477 
2478 	local_bh_disable();
2479 	ret = __iwl_trans_pcie_grab_nic_access(trans, false);
2480 	if (ret) {
2481 		/* keep BHs disabled until iwl_trans_pcie_release_nic_access */
2482 		return ret;
2483 	}
2484 	local_bh_enable();
2485 	return false;
2486 }
2487 
__releases(nic_access_nobh)2488 void __releases(nic_access_nobh)
2489 iwl_trans_pcie_release_nic_access(struct iwl_trans *trans)
2490 {
2491 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2492 
2493 	lockdep_assert_held(&trans_pcie->reg_lock);
2494 
2495 	/*
2496 	 * Fool sparse by faking we acquiring the lock - sparse will
2497 	 * track nic_access anyway.
2498 	 */
2499 	__acquire(&trans_pcie->reg_lock);
2500 
2501 	if (trans_pcie->cmd_hold_nic_awake)
2502 		goto out;
2503 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ)
2504 		__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
2505 					   CSR_GP_CNTRL_REG_FLAG_BZ_MAC_ACCESS_REQ);
2506 	else
2507 		__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
2508 					   CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
2509 	/*
2510 	 * Above we read the CSR_GP_CNTRL register, which will flush
2511 	 * any previous writes, but we need the write that clears the
2512 	 * MAC_ACCESS_REQ bit to be performed before any other writes
2513 	 * scheduled on different CPUs (after we drop reg_lock).
2514 	 */
2515 out:
2516 	__release(nic_access_nobh);
2517 	spin_unlock_bh(&trans_pcie->reg_lock);
2518 }
2519 
iwl_trans_pcie_read_mem(struct iwl_trans * trans,u32 addr,void * buf,int dwords)2520 int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
2521 			    void *buf, int dwords)
2522 {
2523 #define IWL_MAX_HW_ERRS 5
2524 	unsigned int num_consec_hw_errors = 0;
2525 	int offs = 0;
2526 	u32 *vals = buf;
2527 
2528 	while (offs < dwords) {
2529 		/* limit the time we spin here under lock to 1/2s */
2530 		unsigned long end = jiffies + HZ / 2;
2531 		bool resched = false;
2532 
2533 		if (iwl_trans_grab_nic_access(trans)) {
2534 			iwl_write32(trans, HBUS_TARG_MEM_RADDR,
2535 				    addr + 4 * offs);
2536 
2537 			while (offs < dwords) {
2538 				vals[offs] = iwl_read32(trans,
2539 							HBUS_TARG_MEM_RDAT);
2540 
2541 				if (iwl_trans_is_hw_error_value(vals[offs]))
2542 					num_consec_hw_errors++;
2543 				else
2544 					num_consec_hw_errors = 0;
2545 
2546 				if (num_consec_hw_errors >= IWL_MAX_HW_ERRS) {
2547 					iwl_trans_release_nic_access(trans);
2548 					return -EIO;
2549 				}
2550 
2551 				offs++;
2552 
2553 				if (time_after(jiffies, end)) {
2554 					resched = true;
2555 					break;
2556 				}
2557 			}
2558 			iwl_trans_release_nic_access(trans);
2559 
2560 			if (resched)
2561 				cond_resched();
2562 		} else {
2563 			return -EBUSY;
2564 		}
2565 	}
2566 
2567 	return 0;
2568 }
2569 
iwl_trans_pcie_write_mem(struct iwl_trans * trans,u32 addr,const void * buf,int dwords)2570 int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
2571 			     const void *buf, int dwords)
2572 {
2573 	int offs, ret = 0;
2574 	const u32 *vals = buf;
2575 
2576 	if (iwl_trans_grab_nic_access(trans)) {
2577 		iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
2578 		for (offs = 0; offs < dwords; offs++)
2579 			iwl_write32(trans, HBUS_TARG_MEM_WDAT,
2580 				    vals ? vals[offs] : 0);
2581 		iwl_trans_release_nic_access(trans);
2582 	} else {
2583 		ret = -EBUSY;
2584 	}
2585 	return ret;
2586 }
2587 
iwl_trans_pcie_read_config32(struct iwl_trans * trans,u32 ofs,u32 * val)2588 int iwl_trans_pcie_read_config32(struct iwl_trans *trans, u32 ofs,
2589 				 u32 *val)
2590 {
2591 	return pci_read_config_dword(IWL_TRANS_GET_PCIE_TRANS(trans)->pci_dev,
2592 				     ofs, val);
2593 }
2594 
2595 #define IWL_FLUSH_WAIT_MS	2000
2596 
iwl_trans_pcie_rxq_dma_data(struct iwl_trans * trans,int queue,struct iwl_trans_rxq_dma_data * data)2597 int iwl_trans_pcie_rxq_dma_data(struct iwl_trans *trans, int queue,
2598 				struct iwl_trans_rxq_dma_data *data)
2599 {
2600 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2601 
2602 	if (queue >= trans->info.num_rxqs || !trans_pcie->rxq)
2603 		return -EINVAL;
2604 
2605 	data->fr_bd_cb = trans_pcie->rxq[queue].bd_dma;
2606 	data->urbd_stts_wrptr = trans_pcie->rxq[queue].rb_stts_dma;
2607 	data->ur_bd_cb = trans_pcie->rxq[queue].used_bd_dma;
2608 	data->fr_bd_wid = 0;
2609 
2610 	return 0;
2611 }
2612 
iwl_trans_pcie_wait_txq_empty(struct iwl_trans * trans,int txq_idx)2613 int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, int txq_idx)
2614 {
2615 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2616 	struct iwl_txq *txq;
2617 	unsigned long now = jiffies;
2618 	bool overflow_tx;
2619 	u8 wr_ptr;
2620 
2621 	/* Make sure the NIC is still alive in the bus */
2622 	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
2623 		return -ENODEV;
2624 
2625 	if (!test_bit(txq_idx, trans_pcie->txqs.queue_used))
2626 		return -EINVAL;
2627 
2628 	IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", txq_idx);
2629 	txq = trans_pcie->txqs.txq[txq_idx];
2630 
2631 	spin_lock_bh(&txq->lock);
2632 	overflow_tx = txq->overflow_tx ||
2633 		      !skb_queue_empty(&txq->overflow_q);
2634 	spin_unlock_bh(&txq->lock);
2635 
2636 	wr_ptr = READ_ONCE(txq->write_ptr);
2637 
2638 	while ((txq->read_ptr != READ_ONCE(txq->write_ptr) ||
2639 		overflow_tx) &&
2640 	       !time_after(jiffies,
2641 			   now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
2642 		u8 write_ptr = READ_ONCE(txq->write_ptr);
2643 
2644 		/*
2645 		 * If write pointer moved during the wait, warn only
2646 		 * if the TX came from op mode. In case TX came from
2647 		 * trans layer (overflow TX) don't warn.
2648 		 */
2649 		if (WARN_ONCE(wr_ptr != write_ptr && !overflow_tx,
2650 			      "WR pointer moved while flushing %d -> %d\n",
2651 			      wr_ptr, write_ptr))
2652 			return -ETIMEDOUT;
2653 		wr_ptr = write_ptr;
2654 
2655 		usleep_range(1000, 2000);
2656 
2657 		spin_lock_bh(&txq->lock);
2658 		overflow_tx = txq->overflow_tx ||
2659 			      !skb_queue_empty(&txq->overflow_q);
2660 		spin_unlock_bh(&txq->lock);
2661 	}
2662 
2663 	if (txq->read_ptr != txq->write_ptr) {
2664 		IWL_ERR(trans,
2665 			"fail to flush all tx fifo queues Q %d\n", txq_idx);
2666 		iwl_txq_log_scd_error(trans, txq);
2667 		return -ETIMEDOUT;
2668 	}
2669 
2670 	IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", txq_idx);
2671 
2672 	return 0;
2673 }
2674 
iwl_trans_pcie_wait_txqs_empty(struct iwl_trans * trans,u32 txq_bm)2675 int iwl_trans_pcie_wait_txqs_empty(struct iwl_trans *trans, u32 txq_bm)
2676 {
2677 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2678 	int cnt;
2679 	int ret = 0;
2680 
2681 	/* waiting for all the tx frames complete might take a while */
2682 	for (cnt = 0;
2683 	     cnt < trans->mac_cfg->base->num_of_queues;
2684 	     cnt++) {
2685 
2686 		if (cnt == trans->conf.cmd_queue)
2687 			continue;
2688 		if (!test_bit(cnt, trans_pcie->txqs.queue_used))
2689 			continue;
2690 		if (!(BIT(cnt) & txq_bm))
2691 			continue;
2692 
2693 		ret = iwl_trans_pcie_wait_txq_empty(trans, cnt);
2694 		if (ret)
2695 			break;
2696 	}
2697 
2698 	return ret;
2699 }
2700 
iwl_trans_pcie_set_bits_mask(struct iwl_trans * trans,u32 reg,u32 mask,u32 value)2701 void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
2702 				  u32 mask, u32 value)
2703 {
2704 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2705 
2706 	spin_lock_bh(&trans_pcie->reg_lock);
2707 	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
2708 	spin_unlock_bh(&trans_pcie->reg_lock);
2709 }
2710 
get_csr_string(int cmd)2711 static const char *get_csr_string(int cmd)
2712 {
2713 #define IWL_CMD(x) case x: return #x
2714 	switch (cmd) {
2715 	IWL_CMD(CSR_HW_IF_CONFIG_REG);
2716 	IWL_CMD(CSR_INT_COALESCING);
2717 	IWL_CMD(CSR_INT);
2718 	IWL_CMD(CSR_INT_MASK);
2719 	IWL_CMD(CSR_FH_INT_STATUS);
2720 	IWL_CMD(CSR_GPIO_IN);
2721 	IWL_CMD(CSR_RESET);
2722 	IWL_CMD(CSR_GP_CNTRL);
2723 	IWL_CMD(CSR_HW_REV);
2724 	IWL_CMD(CSR_EEPROM_REG);
2725 	IWL_CMD(CSR_EEPROM_GP);
2726 	IWL_CMD(CSR_OTP_GP_REG);
2727 	IWL_CMD(CSR_GIO_REG);
2728 	IWL_CMD(CSR_GP_UCODE_REG);
2729 	IWL_CMD(CSR_GP_DRIVER_REG);
2730 	IWL_CMD(CSR_UCODE_DRV_GP1);
2731 	IWL_CMD(CSR_UCODE_DRV_GP2);
2732 	IWL_CMD(CSR_LED_REG);
2733 	IWL_CMD(CSR_DRAM_INT_TBL_REG);
2734 	IWL_CMD(CSR_GIO_CHICKEN_BITS);
2735 	IWL_CMD(CSR_ANA_PLL_CFG);
2736 	IWL_CMD(CSR_HW_REV_WA_REG);
2737 	IWL_CMD(CSR_MONITOR_STATUS_REG);
2738 	IWL_CMD(CSR_DBG_HPET_MEM_REG);
2739 	default:
2740 		return "UNKNOWN";
2741 	}
2742 #undef IWL_CMD
2743 }
2744 
iwl_pcie_dump_csr(struct iwl_trans * trans)2745 void iwl_pcie_dump_csr(struct iwl_trans *trans)
2746 {
2747 	int i;
2748 	static const u32 csr_tbl[] = {
2749 		CSR_HW_IF_CONFIG_REG,
2750 		CSR_INT_COALESCING,
2751 		CSR_INT,
2752 		CSR_INT_MASK,
2753 		CSR_FH_INT_STATUS,
2754 		CSR_GPIO_IN,
2755 		CSR_RESET,
2756 		CSR_GP_CNTRL,
2757 		CSR_HW_REV,
2758 		CSR_EEPROM_REG,
2759 		CSR_EEPROM_GP,
2760 		CSR_OTP_GP_REG,
2761 		CSR_GIO_REG,
2762 		CSR_GP_UCODE_REG,
2763 		CSR_GP_DRIVER_REG,
2764 		CSR_UCODE_DRV_GP1,
2765 		CSR_UCODE_DRV_GP2,
2766 		CSR_LED_REG,
2767 		CSR_DRAM_INT_TBL_REG,
2768 		CSR_GIO_CHICKEN_BITS,
2769 		CSR_ANA_PLL_CFG,
2770 		CSR_MONITOR_STATUS_REG,
2771 		CSR_HW_REV_WA_REG,
2772 		CSR_DBG_HPET_MEM_REG
2773 	};
2774 	IWL_ERR(trans, "CSR values:\n");
2775 	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
2776 		"CSR_INT_PERIODIC_REG)\n");
2777 	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
2778 		IWL_ERR(trans, "  %25s: 0X%08x\n",
2779 			get_csr_string(csr_tbl[i]),
2780 			iwl_read32(trans, csr_tbl[i]));
2781 	}
2782 }
2783 
2784 #ifdef CONFIG_IWLWIFI_DEBUGFS
2785 /* create and remove of files */
2786 #define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
2787 	debugfs_create_file(#name, mode, parent, trans,			\
2788 			    &iwl_dbgfs_##name##_ops);			\
2789 } while (0)
2790 
2791 /* file operation */
2792 #define DEBUGFS_READ_FILE_OPS(name)					\
2793 static const struct file_operations iwl_dbgfs_##name##_ops = {		\
2794 	.read = iwl_dbgfs_##name##_read,				\
2795 	.open = simple_open,						\
2796 	.llseek = generic_file_llseek,					\
2797 };
2798 
2799 #define DEBUGFS_WRITE_FILE_OPS(name)                                    \
2800 static const struct file_operations iwl_dbgfs_##name##_ops = {          \
2801 	.write = iwl_dbgfs_##name##_write,                              \
2802 	.open = simple_open,						\
2803 	.llseek = generic_file_llseek,					\
2804 };
2805 
2806 #define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
2807 static const struct file_operations iwl_dbgfs_##name##_ops = {		\
2808 	.write = iwl_dbgfs_##name##_write,				\
2809 	.read = iwl_dbgfs_##name##_read,				\
2810 	.open = simple_open,						\
2811 	.llseek = generic_file_llseek,					\
2812 };
2813 
2814 struct iwl_dbgfs_tx_queue_priv {
2815 	struct iwl_trans *trans;
2816 };
2817 
2818 struct iwl_dbgfs_tx_queue_state {
2819 	loff_t pos;
2820 };
2821 
iwl_dbgfs_tx_queue_seq_start(struct seq_file * seq,loff_t * pos)2822 static void *iwl_dbgfs_tx_queue_seq_start(struct seq_file *seq, loff_t *pos)
2823 {
2824 	struct iwl_dbgfs_tx_queue_priv *priv = seq->private;
2825 	struct iwl_dbgfs_tx_queue_state *state;
2826 
2827 	if (*pos >= priv->trans->mac_cfg->base->num_of_queues)
2828 		return NULL;
2829 
2830 	state = kmalloc(sizeof(*state), GFP_KERNEL);
2831 	if (!state)
2832 		return NULL;
2833 	state->pos = *pos;
2834 	return state;
2835 }
2836 
iwl_dbgfs_tx_queue_seq_next(struct seq_file * seq,void * v,loff_t * pos)2837 static void *iwl_dbgfs_tx_queue_seq_next(struct seq_file *seq,
2838 					 void *v, loff_t *pos)
2839 {
2840 	struct iwl_dbgfs_tx_queue_priv *priv = seq->private;
2841 	struct iwl_dbgfs_tx_queue_state *state = v;
2842 
2843 	*pos = ++state->pos;
2844 
2845 	if (*pos >= priv->trans->mac_cfg->base->num_of_queues)
2846 		return NULL;
2847 
2848 	return state;
2849 }
2850 
iwl_dbgfs_tx_queue_seq_stop(struct seq_file * seq,void * v)2851 static void iwl_dbgfs_tx_queue_seq_stop(struct seq_file *seq, void *v)
2852 {
2853 	kfree(v);
2854 }
2855 
iwl_dbgfs_tx_queue_seq_show(struct seq_file * seq,void * v)2856 static int iwl_dbgfs_tx_queue_seq_show(struct seq_file *seq, void *v)
2857 {
2858 	struct iwl_dbgfs_tx_queue_priv *priv = seq->private;
2859 	struct iwl_dbgfs_tx_queue_state *state = v;
2860 	struct iwl_trans *trans = priv->trans;
2861 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2862 	struct iwl_txq *txq = trans_pcie->txqs.txq[state->pos];
2863 
2864 	seq_printf(seq, "hwq %.3u: used=%d stopped=%d ",
2865 		   (unsigned int)state->pos,
2866 		   !!test_bit(state->pos, trans_pcie->txqs.queue_used),
2867 		   !!test_bit(state->pos, trans_pcie->txqs.queue_stopped));
2868 	if (txq)
2869 		seq_printf(seq,
2870 			   "read=%u write=%u need_update=%d frozen=%d n_window=%d ampdu=%d",
2871 			   txq->read_ptr, txq->write_ptr,
2872 			   txq->need_update, txq->frozen,
2873 			   txq->n_window, txq->ampdu);
2874 	else
2875 		seq_puts(seq, "(unallocated)");
2876 
2877 	if (state->pos == trans->conf.cmd_queue)
2878 		seq_puts(seq, " (HCMD)");
2879 	seq_puts(seq, "\n");
2880 
2881 	return 0;
2882 }
2883 
2884 static const struct seq_operations iwl_dbgfs_tx_queue_seq_ops = {
2885 	.start = iwl_dbgfs_tx_queue_seq_start,
2886 	.next = iwl_dbgfs_tx_queue_seq_next,
2887 	.stop = iwl_dbgfs_tx_queue_seq_stop,
2888 	.show = iwl_dbgfs_tx_queue_seq_show,
2889 };
2890 
iwl_dbgfs_tx_queue_open(struct inode * inode,struct file * filp)2891 static int iwl_dbgfs_tx_queue_open(struct inode *inode, struct file *filp)
2892 {
2893 	struct iwl_dbgfs_tx_queue_priv *priv;
2894 
2895 	priv = __seq_open_private(filp, &iwl_dbgfs_tx_queue_seq_ops,
2896 				  sizeof(*priv));
2897 
2898 	if (!priv)
2899 		return -ENOMEM;
2900 
2901 	priv->trans = inode->i_private;
2902 	return 0;
2903 }
2904 
iwl_dbgfs_rx_queue_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)2905 static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
2906 				       char __user *user_buf,
2907 				       size_t count, loff_t *ppos)
2908 {
2909 	struct iwl_trans *trans = file->private_data;
2910 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2911 	char *buf;
2912 	int pos = 0, i, ret;
2913 	size_t bufsz;
2914 
2915 	bufsz = sizeof(char) * 121 * trans->info.num_rxqs;
2916 
2917 	if (!trans_pcie->rxq)
2918 		return -EAGAIN;
2919 
2920 	buf = kzalloc(bufsz, GFP_KERNEL);
2921 	if (!buf)
2922 		return -ENOMEM;
2923 
2924 	for (i = 0; i < trans->info.num_rxqs && pos < bufsz; i++) {
2925 		struct iwl_rxq *rxq = &trans_pcie->rxq[i];
2926 
2927 		spin_lock_bh(&rxq->lock);
2928 
2929 		pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
2930 				 i);
2931 		pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
2932 				 rxq->read);
2933 		pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
2934 				 rxq->write);
2935 		pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
2936 				 rxq->write_actual);
2937 		pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
2938 				 rxq->need_update);
2939 		pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
2940 				 rxq->free_count);
2941 		if (rxq->rb_stts) {
2942 			u32 r =	iwl_get_closed_rb_stts(trans, rxq);
2943 			pos += scnprintf(buf + pos, bufsz - pos,
2944 					 "\tclosed_rb_num: %u\n", r);
2945 		} else {
2946 			pos += scnprintf(buf + pos, bufsz - pos,
2947 					 "\tclosed_rb_num: Not Allocated\n");
2948 		}
2949 		spin_unlock_bh(&rxq->lock);
2950 	}
2951 	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
2952 	kfree(buf);
2953 
2954 	return ret;
2955 }
2956 
iwl_dbgfs_interrupt_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)2957 static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
2958 					char __user *user_buf,
2959 					size_t count, loff_t *ppos)
2960 {
2961 	struct iwl_trans *trans = file->private_data;
2962 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2963 	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
2964 
2965 	int pos = 0;
2966 	char *buf;
2967 	int bufsz = 24 * 64; /* 24 items * 64 char per item */
2968 	ssize_t ret;
2969 
2970 	buf = kzalloc(bufsz, GFP_KERNEL);
2971 	if (!buf)
2972 		return -ENOMEM;
2973 
2974 	pos += scnprintf(buf + pos, bufsz - pos,
2975 			"Interrupt Statistics Report:\n");
2976 
2977 	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
2978 		isr_stats->hw);
2979 	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
2980 		isr_stats->sw);
2981 	if (isr_stats->sw || isr_stats->hw) {
2982 		pos += scnprintf(buf + pos, bufsz - pos,
2983 			"\tLast Restarting Code:  0x%X\n",
2984 			isr_stats->err_code);
2985 	}
2986 #ifdef CONFIG_IWLWIFI_DEBUG
2987 	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
2988 		isr_stats->sch);
2989 	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
2990 		isr_stats->alive);
2991 #endif
2992 	pos += scnprintf(buf + pos, bufsz - pos,
2993 		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
2994 
2995 	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
2996 		isr_stats->ctkill);
2997 
2998 	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
2999 		isr_stats->wakeup);
3000 
3001 	pos += scnprintf(buf + pos, bufsz - pos,
3002 		"Rx command responses:\t\t %u\n", isr_stats->rx);
3003 
3004 	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
3005 		isr_stats->tx);
3006 
3007 	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
3008 		isr_stats->unhandled);
3009 
3010 	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
3011 	kfree(buf);
3012 	return ret;
3013 }
3014 
iwl_dbgfs_interrupt_write(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)3015 static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
3016 					 const char __user *user_buf,
3017 					 size_t count, loff_t *ppos)
3018 {
3019 	struct iwl_trans *trans = file->private_data;
3020 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3021 	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
3022 	u32 reset_flag;
3023 	int ret;
3024 
3025 	ret = kstrtou32_from_user(user_buf, count, 16, &reset_flag);
3026 	if (ret)
3027 		return ret;
3028 	if (reset_flag == 0)
3029 		memset(isr_stats, 0, sizeof(*isr_stats));
3030 
3031 	return count;
3032 }
3033 
iwl_dbgfs_csr_write(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)3034 static ssize_t iwl_dbgfs_csr_write(struct file *file,
3035 				   const char __user *user_buf,
3036 				   size_t count, loff_t *ppos)
3037 {
3038 	struct iwl_trans *trans = file->private_data;
3039 
3040 	iwl_pcie_dump_csr(trans);
3041 
3042 	return count;
3043 }
3044 
iwl_dbgfs_fh_reg_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)3045 static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
3046 				     char __user *user_buf,
3047 				     size_t count, loff_t *ppos)
3048 {
3049 	struct iwl_trans *trans = file->private_data;
3050 	char *buf = NULL;
3051 	ssize_t ret;
3052 
3053 	ret = iwl_dump_fh(trans, &buf);
3054 	if (ret < 0)
3055 		return ret;
3056 	if (!buf)
3057 		return -EINVAL;
3058 	ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
3059 	kfree(buf);
3060 	return ret;
3061 }
3062 
iwl_dbgfs_rfkill_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)3063 static ssize_t iwl_dbgfs_rfkill_read(struct file *file,
3064 				     char __user *user_buf,
3065 				     size_t count, loff_t *ppos)
3066 {
3067 	struct iwl_trans *trans = file->private_data;
3068 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3069 	char buf[100];
3070 	int pos;
3071 
3072 	pos = scnprintf(buf, sizeof(buf), "debug: %d\nhw: %d\n",
3073 			trans_pcie->debug_rfkill,
3074 			!(iwl_read32(trans, CSR_GP_CNTRL) &
3075 				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW));
3076 
3077 	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
3078 }
3079 
iwl_dbgfs_rfkill_write(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)3080 static ssize_t iwl_dbgfs_rfkill_write(struct file *file,
3081 				      const char __user *user_buf,
3082 				      size_t count, loff_t *ppos)
3083 {
3084 	struct iwl_trans *trans = file->private_data;
3085 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3086 	bool new_value;
3087 	int ret;
3088 
3089 	ret = kstrtobool_from_user(user_buf, count, &new_value);
3090 	if (ret)
3091 		return ret;
3092 	if (new_value == trans_pcie->debug_rfkill)
3093 		return count;
3094 	IWL_WARN(trans, "changing debug rfkill %d->%d\n",
3095 		 trans_pcie->debug_rfkill, new_value);
3096 	trans_pcie->debug_rfkill = new_value;
3097 	iwl_pcie_handle_rfkill_irq(trans, false);
3098 
3099 	return count;
3100 }
3101 
iwl_dbgfs_monitor_data_open(struct inode * inode,struct file * file)3102 static int iwl_dbgfs_monitor_data_open(struct inode *inode,
3103 				       struct file *file)
3104 {
3105 	struct iwl_trans *trans = inode->i_private;
3106 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3107 
3108 	if (!trans->dbg.dest_tlv ||
3109 	    trans->dbg.dest_tlv->monitor_mode != EXTERNAL_MODE) {
3110 		IWL_ERR(trans, "Debug destination is not set to DRAM\n");
3111 		return -ENOENT;
3112 	}
3113 
3114 	if (trans_pcie->fw_mon_data.state != IWL_FW_MON_DBGFS_STATE_CLOSED)
3115 		return -EBUSY;
3116 
3117 	trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_OPEN;
3118 	return simple_open(inode, file);
3119 }
3120 
iwl_dbgfs_monitor_data_release(struct inode * inode,struct file * file)3121 static int iwl_dbgfs_monitor_data_release(struct inode *inode,
3122 					  struct file *file)
3123 {
3124 	struct iwl_trans_pcie *trans_pcie =
3125 		IWL_TRANS_GET_PCIE_TRANS(inode->i_private);
3126 
3127 	if (trans_pcie->fw_mon_data.state == IWL_FW_MON_DBGFS_STATE_OPEN)
3128 		trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_CLOSED;
3129 	return 0;
3130 }
3131 
iwl_write_to_user_buf(char __user * user_buf,ssize_t count,void * buf,ssize_t * size,ssize_t * bytes_copied)3132 static bool iwl_write_to_user_buf(char __user *user_buf, ssize_t count,
3133 				  void *buf, ssize_t *size,
3134 				  ssize_t *bytes_copied)
3135 {
3136 	ssize_t buf_size_left = count - *bytes_copied;
3137 
3138 	buf_size_left = buf_size_left - (buf_size_left % sizeof(u32));
3139 	if (*size > buf_size_left)
3140 		*size = buf_size_left;
3141 
3142 	*size -= copy_to_user(user_buf, buf, *size);
3143 	*bytes_copied += *size;
3144 
3145 	if (buf_size_left == *size)
3146 		return true;
3147 	return false;
3148 }
3149 
iwl_dbgfs_monitor_data_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)3150 static ssize_t iwl_dbgfs_monitor_data_read(struct file *file,
3151 					   char __user *user_buf,
3152 					   size_t count, loff_t *ppos)
3153 {
3154 	struct iwl_trans *trans = file->private_data;
3155 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3156 	u8 *cpu_addr = (void *)trans->dbg.fw_mon.block, *curr_buf;
3157 	struct cont_rec *data = &trans_pcie->fw_mon_data;
3158 	u32 write_ptr_addr, wrap_cnt_addr, write_ptr, wrap_cnt;
3159 	ssize_t size, bytes_copied = 0;
3160 	bool b_full;
3161 
3162 	if (trans->dbg.dest_tlv) {
3163 		write_ptr_addr =
3164 			le32_to_cpu(trans->dbg.dest_tlv->write_ptr_reg);
3165 		wrap_cnt_addr = le32_to_cpu(trans->dbg.dest_tlv->wrap_count);
3166 	} else {
3167 		write_ptr_addr = MON_BUFF_WRPTR;
3168 		wrap_cnt_addr = MON_BUFF_CYCLE_CNT;
3169 	}
3170 
3171 	if (unlikely(!trans->dbg.rec_on))
3172 		return 0;
3173 
3174 	mutex_lock(&data->mutex);
3175 	if (data->state ==
3176 	    IWL_FW_MON_DBGFS_STATE_DISABLED) {
3177 		mutex_unlock(&data->mutex);
3178 		return 0;
3179 	}
3180 
3181 	/* write_ptr position in bytes rather then DW */
3182 	write_ptr = iwl_read_prph(trans, write_ptr_addr) * sizeof(u32);
3183 	wrap_cnt = iwl_read_prph(trans, wrap_cnt_addr);
3184 
3185 	if (data->prev_wrap_cnt == wrap_cnt) {
3186 		size = write_ptr - data->prev_wr_ptr;
3187 		curr_buf = cpu_addr + data->prev_wr_ptr;
3188 		b_full = iwl_write_to_user_buf(user_buf, count,
3189 					       curr_buf, &size,
3190 					       &bytes_copied);
3191 		data->prev_wr_ptr += size;
3192 
3193 	} else if (data->prev_wrap_cnt == wrap_cnt - 1 &&
3194 		   write_ptr < data->prev_wr_ptr) {
3195 		size = trans->dbg.fw_mon.size - data->prev_wr_ptr;
3196 		curr_buf = cpu_addr + data->prev_wr_ptr;
3197 		b_full = iwl_write_to_user_buf(user_buf, count,
3198 					       curr_buf, &size,
3199 					       &bytes_copied);
3200 		data->prev_wr_ptr += size;
3201 
3202 		if (!b_full) {
3203 			size = write_ptr;
3204 			b_full = iwl_write_to_user_buf(user_buf, count,
3205 						       cpu_addr, &size,
3206 						       &bytes_copied);
3207 			data->prev_wr_ptr = size;
3208 			data->prev_wrap_cnt++;
3209 		}
3210 	} else {
3211 		if (data->prev_wrap_cnt == wrap_cnt - 1 &&
3212 		    write_ptr > data->prev_wr_ptr)
3213 			IWL_WARN(trans,
3214 				 "write pointer passed previous write pointer, start copying from the beginning\n");
3215 		else if (!unlikely(data->prev_wrap_cnt == 0 &&
3216 				   data->prev_wr_ptr == 0))
3217 			IWL_WARN(trans,
3218 				 "monitor data is out of sync, start copying from the beginning\n");
3219 
3220 		size = write_ptr;
3221 		b_full = iwl_write_to_user_buf(user_buf, count,
3222 					       cpu_addr, &size,
3223 					       &bytes_copied);
3224 		data->prev_wr_ptr = size;
3225 		data->prev_wrap_cnt = wrap_cnt;
3226 	}
3227 
3228 	mutex_unlock(&data->mutex);
3229 
3230 	return bytes_copied;
3231 }
3232 
iwl_dbgfs_rf_read(struct file * file,char __user * user_buf,size_t count,loff_t * ppos)3233 static ssize_t iwl_dbgfs_rf_read(struct file *file,
3234 				 char __user *user_buf,
3235 				 size_t count, loff_t *ppos)
3236 {
3237 	struct iwl_trans *trans = file->private_data;
3238 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3239 
3240 	if (!trans_pcie->rf_name[0])
3241 		return -ENODEV;
3242 
3243 	return simple_read_from_buffer(user_buf, count, ppos,
3244 				       trans_pcie->rf_name,
3245 				       strlen(trans_pcie->rf_name));
3246 }
3247 
iwl_dbgfs_reset_write(struct file * file,const char __user * user_buf,size_t count,loff_t * ppos)3248 static ssize_t iwl_dbgfs_reset_write(struct file *file,
3249 				     const char __user *user_buf,
3250 				     size_t count, loff_t *ppos)
3251 {
3252 	struct iwl_trans *trans = file->private_data;
3253 	static const char * const modes[] = {
3254 		[IWL_RESET_MODE_SW_RESET] = "sw",
3255 		[IWL_RESET_MODE_REPROBE] = "reprobe",
3256 		[IWL_RESET_MODE_TOP_RESET] = "top",
3257 		[IWL_RESET_MODE_REMOVE_ONLY] = "remove",
3258 		[IWL_RESET_MODE_RESCAN] = "rescan",
3259 		[IWL_RESET_MODE_FUNC_RESET] = "function",
3260 		[IWL_RESET_MODE_PROD_RESET] = "product",
3261 	};
3262 	char buf[10] = {};
3263 	int mode;
3264 
3265 	if (count > sizeof(buf) - 1)
3266 		return -EINVAL;
3267 
3268 	if (copy_from_user(buf, user_buf, count))
3269 		return -EFAULT;
3270 
3271 	mode = sysfs_match_string(modes, buf);
3272 	if (mode < 0)
3273 		return mode;
3274 
3275 	if (mode < IWL_RESET_MODE_REMOVE_ONLY) {
3276 		if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
3277 			return -EINVAL;
3278 		if (mode == IWL_RESET_MODE_TOP_RESET) {
3279 			if (trans->mac_cfg->device_family < IWL_DEVICE_FAMILY_SC)
3280 				return -EINVAL;
3281 			trans->request_top_reset = 1;
3282 		}
3283 		iwl_op_mode_nic_error(trans->op_mode, IWL_ERR_TYPE_DEBUGFS);
3284 		iwl_trans_schedule_reset(trans, IWL_ERR_TYPE_DEBUGFS);
3285 		return count;
3286 	}
3287 
3288 	iwl_trans_pcie_reset(trans, mode);
3289 
3290 	return count;
3291 }
3292 
3293 DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
3294 DEBUGFS_READ_FILE_OPS(fh_reg);
3295 DEBUGFS_READ_FILE_OPS(rx_queue);
3296 DEBUGFS_WRITE_FILE_OPS(csr);
3297 DEBUGFS_READ_WRITE_FILE_OPS(rfkill);
3298 DEBUGFS_READ_FILE_OPS(rf);
3299 DEBUGFS_WRITE_FILE_OPS(reset);
3300 
3301 static const struct file_operations iwl_dbgfs_tx_queue_ops = {
3302 	.owner = THIS_MODULE,
3303 	.open = iwl_dbgfs_tx_queue_open,
3304 	.read = seq_read,
3305 	.llseek = seq_lseek,
3306 	.release = seq_release_private,
3307 };
3308 
3309 static const struct file_operations iwl_dbgfs_monitor_data_ops = {
3310 	.read = iwl_dbgfs_monitor_data_read,
3311 	.open = iwl_dbgfs_monitor_data_open,
3312 	.release = iwl_dbgfs_monitor_data_release,
3313 };
3314 
3315 /* Create the debugfs files and directories */
iwl_trans_pcie_dbgfs_register(struct iwl_trans * trans)3316 void iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
3317 {
3318 	struct dentry *dir = trans->dbgfs_dir;
3319 
3320 	DEBUGFS_ADD_FILE(rx_queue, dir, 0400);
3321 	DEBUGFS_ADD_FILE(tx_queue, dir, 0400);
3322 	DEBUGFS_ADD_FILE(interrupt, dir, 0600);
3323 	DEBUGFS_ADD_FILE(csr, dir, 0200);
3324 	DEBUGFS_ADD_FILE(fh_reg, dir, 0400);
3325 	DEBUGFS_ADD_FILE(rfkill, dir, 0600);
3326 	DEBUGFS_ADD_FILE(monitor_data, dir, 0400);
3327 	DEBUGFS_ADD_FILE(rf, dir, 0400);
3328 	DEBUGFS_ADD_FILE(reset, dir, 0200);
3329 }
3330 
iwl_trans_pcie_debugfs_cleanup(struct iwl_trans * trans)3331 void iwl_trans_pcie_debugfs_cleanup(struct iwl_trans *trans)
3332 {
3333 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3334 	struct cont_rec *data = &trans_pcie->fw_mon_data;
3335 
3336 	mutex_lock(&data->mutex);
3337 	data->state = IWL_FW_MON_DBGFS_STATE_DISABLED;
3338 	mutex_unlock(&data->mutex);
3339 }
3340 #endif /*CONFIG_IWLWIFI_DEBUGFS */
3341 
iwl_trans_pcie_get_cmdlen(struct iwl_trans * trans,void * tfd)3342 static u32 iwl_trans_pcie_get_cmdlen(struct iwl_trans *trans, void *tfd)
3343 {
3344 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3345 	u32 cmdlen = 0;
3346 	int i;
3347 
3348 	for (i = 0; i < trans_pcie->txqs.tfd.max_tbs; i++)
3349 		cmdlen += iwl_txq_gen1_tfd_tb_get_len(trans, tfd, i);
3350 
3351 	return cmdlen;
3352 }
3353 
iwl_trans_pcie_dump_rbs(struct iwl_trans * trans,struct iwl_fw_error_dump_data ** data,int allocated_rb_nums)3354 static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
3355 				   struct iwl_fw_error_dump_data **data,
3356 				   int allocated_rb_nums)
3357 {
3358 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3359 	int max_len = trans_pcie->rx_buf_bytes;
3360 	/* Dump RBs is supported only for pre-9000 devices (1 queue) */
3361 	struct iwl_rxq *rxq = &trans_pcie->rxq[0];
3362 	u32 i, r, j, rb_len = 0;
3363 
3364 	spin_lock_bh(&rxq->lock);
3365 
3366 	r = iwl_get_closed_rb_stts(trans, rxq);
3367 
3368 	for (i = rxq->read, j = 0;
3369 	     i != r && j < allocated_rb_nums;
3370 	     i = (i + 1) & RX_QUEUE_MASK, j++) {
3371 		struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
3372 		struct iwl_fw_error_dump_rb *rb;
3373 
3374 		dma_sync_single_for_cpu(trans->dev, rxb->page_dma,
3375 					max_len, DMA_FROM_DEVICE);
3376 
3377 		rb_len += sizeof(**data) + sizeof(*rb) + max_len;
3378 
3379 		(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
3380 		(*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
3381 		rb = (void *)(*data)->data;
3382 		rb->index = cpu_to_le32(i);
3383 		memcpy(rb->data, page_address(rxb->page), max_len);
3384 
3385 		*data = iwl_fw_error_next_data(*data);
3386 	}
3387 
3388 	spin_unlock_bh(&rxq->lock);
3389 
3390 	return rb_len;
3391 }
3392 #define IWL_CSR_TO_DUMP (0x250)
3393 
iwl_trans_pcie_dump_csr(struct iwl_trans * trans,struct iwl_fw_error_dump_data ** data)3394 static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
3395 				   struct iwl_fw_error_dump_data **data)
3396 {
3397 	u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
3398 	__le32 *val;
3399 	int i;
3400 
3401 	(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
3402 	(*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
3403 	val = (void *)(*data)->data;
3404 
3405 	for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
3406 		*val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
3407 
3408 	*data = iwl_fw_error_next_data(*data);
3409 
3410 	return csr_len;
3411 }
3412 
iwl_trans_pcie_fh_regs_dump(struct iwl_trans * trans,struct iwl_fw_error_dump_data ** data)3413 static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
3414 				       struct iwl_fw_error_dump_data **data)
3415 {
3416 	u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
3417 	__le32 *val;
3418 	int i;
3419 
3420 	if (!iwl_trans_grab_nic_access(trans))
3421 		return 0;
3422 
3423 	(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
3424 	(*data)->len = cpu_to_le32(fh_regs_len);
3425 	val = (void *)(*data)->data;
3426 
3427 	if (!trans->mac_cfg->gen2)
3428 		for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND;
3429 		     i += sizeof(u32))
3430 			*val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
3431 	else
3432 		for (i = iwl_umac_prph(trans, FH_MEM_LOWER_BOUND_GEN2);
3433 		     i < iwl_umac_prph(trans, FH_MEM_UPPER_BOUND_GEN2);
3434 		     i += sizeof(u32))
3435 			*val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans,
3436 								      i));
3437 
3438 	iwl_trans_release_nic_access(trans);
3439 
3440 	*data = iwl_fw_error_next_data(*data);
3441 
3442 	return sizeof(**data) + fh_regs_len;
3443 }
3444 
3445 static u32
iwl_trans_pci_dump_marbh_monitor(struct iwl_trans * trans,struct iwl_fw_error_dump_fw_mon * fw_mon_data,u32 monitor_len)3446 iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
3447 				 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
3448 				 u32 monitor_len)
3449 {
3450 	u32 buf_size_in_dwords = (monitor_len >> 2);
3451 	u32 *buffer = (u32 *)fw_mon_data->data;
3452 	u32 i;
3453 
3454 	if (!iwl_trans_grab_nic_access(trans))
3455 		return 0;
3456 
3457 	iwl_write_umac_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
3458 	for (i = 0; i < buf_size_in_dwords; i++)
3459 		buffer[i] = iwl_read_umac_prph_no_grab(trans,
3460 						       MON_DMARB_RD_DATA_ADDR);
3461 	iwl_write_umac_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
3462 
3463 	iwl_trans_release_nic_access(trans);
3464 
3465 	return monitor_len;
3466 }
3467 
3468 static void
iwl_trans_pcie_dump_pointers(struct iwl_trans * trans,struct iwl_fw_error_dump_fw_mon * fw_mon_data)3469 iwl_trans_pcie_dump_pointers(struct iwl_trans *trans,
3470 			     struct iwl_fw_error_dump_fw_mon *fw_mon_data)
3471 {
3472 	u32 base, base_high, write_ptr, write_ptr_val, wrap_cnt;
3473 
3474 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
3475 		base = DBGC_CUR_DBGBUF_BASE_ADDR_LSB;
3476 		base_high = DBGC_CUR_DBGBUF_BASE_ADDR_MSB;
3477 		write_ptr = DBGC_CUR_DBGBUF_STATUS;
3478 		wrap_cnt = DBGC_DBGBUF_WRAP_AROUND;
3479 	} else if (trans->dbg.dest_tlv) {
3480 		write_ptr = le32_to_cpu(trans->dbg.dest_tlv->write_ptr_reg);
3481 		wrap_cnt = le32_to_cpu(trans->dbg.dest_tlv->wrap_count);
3482 		base = le32_to_cpu(trans->dbg.dest_tlv->base_reg);
3483 	} else {
3484 		base = MON_BUFF_BASE_ADDR;
3485 		write_ptr = MON_BUFF_WRPTR;
3486 		wrap_cnt = MON_BUFF_CYCLE_CNT;
3487 	}
3488 
3489 	write_ptr_val = iwl_read_prph(trans, write_ptr);
3490 	fw_mon_data->fw_mon_cycle_cnt =
3491 		cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
3492 	fw_mon_data->fw_mon_base_ptr =
3493 		cpu_to_le32(iwl_read_prph(trans, base));
3494 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
3495 		fw_mon_data->fw_mon_base_high_ptr =
3496 			cpu_to_le32(iwl_read_prph(trans, base_high));
3497 		write_ptr_val &= DBGC_CUR_DBGBUF_STATUS_OFFSET_MSK;
3498 		/* convert wrtPtr to DWs, to align with all HWs */
3499 		write_ptr_val >>= 2;
3500 	}
3501 	fw_mon_data->fw_mon_wr_ptr = cpu_to_le32(write_ptr_val);
3502 }
3503 
3504 static u32
iwl_trans_pcie_dump_monitor(struct iwl_trans * trans,struct iwl_fw_error_dump_data ** data,u32 monitor_len)3505 iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
3506 			    struct iwl_fw_error_dump_data **data,
3507 			    u32 monitor_len)
3508 {
3509 	struct iwl_dram_data *fw_mon = &trans->dbg.fw_mon;
3510 	u32 len = 0;
3511 
3512 	if (trans->dbg.dest_tlv ||
3513 	    (fw_mon->size &&
3514 	     (trans->mac_cfg->device_family == IWL_DEVICE_FAMILY_7000 ||
3515 	      trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_AX210))) {
3516 		struct iwl_fw_error_dump_fw_mon *fw_mon_data;
3517 
3518 		(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
3519 		fw_mon_data = (void *)(*data)->data;
3520 
3521 		iwl_trans_pcie_dump_pointers(trans, fw_mon_data);
3522 
3523 		len += sizeof(**data) + sizeof(*fw_mon_data);
3524 		if (fw_mon->size) {
3525 			memcpy(fw_mon_data->data, fw_mon->block, fw_mon->size);
3526 			monitor_len = fw_mon->size;
3527 		} else if (trans->dbg.dest_tlv->monitor_mode == SMEM_MODE) {
3528 			u32 base = le32_to_cpu(fw_mon_data->fw_mon_base_ptr);
3529 			/*
3530 			 * Update pointers to reflect actual values after
3531 			 * shifting
3532 			 */
3533 			if (trans->dbg.dest_tlv->version) {
3534 				base = (iwl_read_prph(trans, base) &
3535 					IWL_LDBG_M2S_BUF_BA_MSK) <<
3536 				       trans->dbg.dest_tlv->base_shift;
3537 				base *= IWL_M2S_UNIT_SIZE;
3538 				base += trans->mac_cfg->base->smem_offset;
3539 			} else {
3540 				base = iwl_read_prph(trans, base) <<
3541 				       trans->dbg.dest_tlv->base_shift;
3542 			}
3543 
3544 			iwl_trans_pcie_read_mem(trans, base, fw_mon_data->data,
3545 						monitor_len / sizeof(u32));
3546 		} else if (trans->dbg.dest_tlv->monitor_mode == MARBH_MODE) {
3547 			monitor_len =
3548 				iwl_trans_pci_dump_marbh_monitor(trans,
3549 								 fw_mon_data,
3550 								 monitor_len);
3551 		} else {
3552 			/* Didn't match anything - output no monitor data */
3553 			monitor_len = 0;
3554 		}
3555 
3556 		len += monitor_len;
3557 		(*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
3558 	}
3559 
3560 	return len;
3561 }
3562 
iwl_trans_get_fw_monitor_len(struct iwl_trans * trans,u32 * len)3563 static int iwl_trans_get_fw_monitor_len(struct iwl_trans *trans, u32 *len)
3564 {
3565 	if (trans->dbg.fw_mon.size) {
3566 		*len += sizeof(struct iwl_fw_error_dump_data) +
3567 			sizeof(struct iwl_fw_error_dump_fw_mon) +
3568 			trans->dbg.fw_mon.size;
3569 		return trans->dbg.fw_mon.size;
3570 	} else if (trans->dbg.dest_tlv) {
3571 		u32 base, end, cfg_reg, monitor_len;
3572 
3573 		if (trans->dbg.dest_tlv->version == 1) {
3574 			cfg_reg = le32_to_cpu(trans->dbg.dest_tlv->base_reg);
3575 			cfg_reg = iwl_read_prph(trans, cfg_reg);
3576 			base = (cfg_reg & IWL_LDBG_M2S_BUF_BA_MSK) <<
3577 				trans->dbg.dest_tlv->base_shift;
3578 			base *= IWL_M2S_UNIT_SIZE;
3579 			base += trans->mac_cfg->base->smem_offset;
3580 
3581 			monitor_len =
3582 				(cfg_reg & IWL_LDBG_M2S_BUF_SIZE_MSK) >>
3583 				trans->dbg.dest_tlv->end_shift;
3584 			monitor_len *= IWL_M2S_UNIT_SIZE;
3585 		} else {
3586 			base = le32_to_cpu(trans->dbg.dest_tlv->base_reg);
3587 			end = le32_to_cpu(trans->dbg.dest_tlv->end_reg);
3588 
3589 			base = iwl_read_prph(trans, base) <<
3590 			       trans->dbg.dest_tlv->base_shift;
3591 			end = iwl_read_prph(trans, end) <<
3592 			      trans->dbg.dest_tlv->end_shift;
3593 
3594 			/* Make "end" point to the actual end */
3595 			if (trans->mac_cfg->device_family >=
3596 			    IWL_DEVICE_FAMILY_8000 ||
3597 			    trans->dbg.dest_tlv->monitor_mode == MARBH_MODE)
3598 				end += (1 << trans->dbg.dest_tlv->end_shift);
3599 			monitor_len = end - base;
3600 		}
3601 		*len += sizeof(struct iwl_fw_error_dump_data) +
3602 			sizeof(struct iwl_fw_error_dump_fw_mon) +
3603 			monitor_len;
3604 		return monitor_len;
3605 	}
3606 	return 0;
3607 }
3608 
3609 struct iwl_trans_dump_data *
iwl_trans_pcie_dump_data(struct iwl_trans * trans,u32 dump_mask,const struct iwl_dump_sanitize_ops * sanitize_ops,void * sanitize_ctx)3610 iwl_trans_pcie_dump_data(struct iwl_trans *trans, u32 dump_mask,
3611 			 const struct iwl_dump_sanitize_ops *sanitize_ops,
3612 			 void *sanitize_ctx)
3613 {
3614 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3615 	struct iwl_fw_error_dump_data *data;
3616 	struct iwl_txq *cmdq = trans_pcie->txqs.txq[trans->conf.cmd_queue];
3617 	struct iwl_fw_error_dump_txcmd *txcmd;
3618 	struct iwl_trans_dump_data *dump_data;
3619 	u32 len, num_rbs = 0, monitor_len = 0;
3620 	int i, ptr;
3621 	bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
3622 			!trans->mac_cfg->mq_rx_supported &&
3623 			dump_mask & BIT(IWL_FW_ERROR_DUMP_RB);
3624 
3625 	if (!dump_mask)
3626 		return NULL;
3627 
3628 	/* transport dump header */
3629 	len = sizeof(*dump_data);
3630 
3631 	/* host commands */
3632 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_TXCMD) && cmdq)
3633 		len += sizeof(*data) +
3634 			cmdq->n_window * (sizeof(*txcmd) +
3635 					  TFD_MAX_PAYLOAD_SIZE);
3636 
3637 	/* FW monitor */
3638 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FW_MONITOR))
3639 		monitor_len = iwl_trans_get_fw_monitor_len(trans, &len);
3640 
3641 	/* CSR registers */
3642 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_CSR))
3643 		len += sizeof(*data) + IWL_CSR_TO_DUMP;
3644 
3645 	/* FH registers */
3646 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FH_REGS)) {
3647 		if (trans->mac_cfg->gen2)
3648 			len += sizeof(*data) +
3649 			       (iwl_umac_prph(trans, FH_MEM_UPPER_BOUND_GEN2) -
3650 				iwl_umac_prph(trans, FH_MEM_LOWER_BOUND_GEN2));
3651 		else
3652 			len += sizeof(*data) +
3653 			       (FH_MEM_UPPER_BOUND -
3654 				FH_MEM_LOWER_BOUND);
3655 	}
3656 
3657 	if (dump_rbs) {
3658 		/* Dump RBs is supported only for pre-9000 devices (1 queue) */
3659 		struct iwl_rxq *rxq = &trans_pcie->rxq[0];
3660 		/* RBs */
3661 		spin_lock_bh(&rxq->lock);
3662 		num_rbs = iwl_get_closed_rb_stts(trans, rxq);
3663 		num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
3664 		spin_unlock_bh(&rxq->lock);
3665 
3666 		len += num_rbs * (sizeof(*data) +
3667 				  sizeof(struct iwl_fw_error_dump_rb) +
3668 				  (PAGE_SIZE << trans_pcie->rx_page_order));
3669 	}
3670 
3671 	/* Paged memory for gen2 HW */
3672 	if (trans->mac_cfg->gen2 && dump_mask & BIT(IWL_FW_ERROR_DUMP_PAGING))
3673 		for (i = 0; i < trans->init_dram.paging_cnt; i++)
3674 			len += sizeof(*data) +
3675 			       sizeof(struct iwl_fw_error_dump_paging) +
3676 			       trans->init_dram.paging[i].size;
3677 
3678 	dump_data = vzalloc(len);
3679 	if (!dump_data)
3680 		return NULL;
3681 
3682 	len = 0;
3683 	data = (void *)dump_data->data;
3684 
3685 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_TXCMD) && cmdq) {
3686 		u16 tfd_size = trans_pcie->txqs.tfd.size;
3687 
3688 		data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
3689 		txcmd = (void *)data->data;
3690 		spin_lock_bh(&cmdq->lock);
3691 		ptr = cmdq->write_ptr;
3692 		for (i = 0; i < cmdq->n_window; i++) {
3693 			u8 idx = iwl_txq_get_cmd_index(cmdq, ptr);
3694 			u8 tfdidx;
3695 			u32 caplen, cmdlen;
3696 
3697 			if (trans->mac_cfg->gen2)
3698 				tfdidx = idx;
3699 			else
3700 				tfdidx = ptr;
3701 
3702 			cmdlen = iwl_trans_pcie_get_cmdlen(trans,
3703 							   (u8 *)cmdq->tfds +
3704 							   tfd_size * tfdidx);
3705 			caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
3706 
3707 			if (cmdlen) {
3708 				len += sizeof(*txcmd) + caplen;
3709 				txcmd->cmdlen = cpu_to_le32(cmdlen);
3710 				txcmd->caplen = cpu_to_le32(caplen);
3711 				memcpy(txcmd->data, cmdq->entries[idx].cmd,
3712 				       caplen);
3713 				if (sanitize_ops && sanitize_ops->frob_hcmd)
3714 					sanitize_ops->frob_hcmd(sanitize_ctx,
3715 								txcmd->data,
3716 								caplen);
3717 				txcmd = (void *)((u8 *)txcmd->data + caplen);
3718 			}
3719 
3720 			ptr = iwl_txq_dec_wrap(trans, ptr);
3721 		}
3722 		spin_unlock_bh(&cmdq->lock);
3723 
3724 		data->len = cpu_to_le32(len);
3725 		len += sizeof(*data);
3726 		data = iwl_fw_error_next_data(data);
3727 	}
3728 
3729 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_CSR))
3730 		len += iwl_trans_pcie_dump_csr(trans, &data);
3731 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FH_REGS))
3732 		len += iwl_trans_pcie_fh_regs_dump(trans, &data);
3733 	if (dump_rbs)
3734 		len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
3735 
3736 	/* Paged memory for gen2 HW */
3737 	if (trans->mac_cfg->gen2 &&
3738 	    dump_mask & BIT(IWL_FW_ERROR_DUMP_PAGING)) {
3739 		for (i = 0; i < trans->init_dram.paging_cnt; i++) {
3740 			struct iwl_fw_error_dump_paging *paging;
3741 			u32 page_len = trans->init_dram.paging[i].size;
3742 
3743 			data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PAGING);
3744 			data->len = cpu_to_le32(sizeof(*paging) + page_len);
3745 			paging = (void *)data->data;
3746 			paging->index = cpu_to_le32(i);
3747 			memcpy(paging->data,
3748 			       trans->init_dram.paging[i].block, page_len);
3749 			data = iwl_fw_error_next_data(data);
3750 
3751 			len += sizeof(*data) + sizeof(*paging) + page_len;
3752 		}
3753 	}
3754 	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FW_MONITOR))
3755 		len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
3756 
3757 	dump_data->len = len;
3758 
3759 	return dump_data;
3760 }
3761 
iwl_trans_pci_interrupts(struct iwl_trans * trans,bool enable)3762 void iwl_trans_pci_interrupts(struct iwl_trans *trans, bool enable)
3763 {
3764 	if (enable)
3765 		iwl_enable_interrupts(trans);
3766 	else
3767 		iwl_disable_interrupts(trans);
3768 }
3769 
iwl_trans_pcie_sync_nmi(struct iwl_trans * trans)3770 void iwl_trans_pcie_sync_nmi(struct iwl_trans *trans)
3771 {
3772 	u32 inta_addr, sw_err_bit;
3773 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3774 
3775 	if (trans_pcie->msix_enabled) {
3776 		inta_addr = CSR_MSIX_HW_INT_CAUSES_AD;
3777 		if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ)
3778 			sw_err_bit = MSIX_HW_INT_CAUSES_REG_SW_ERR_BZ;
3779 		else
3780 			sw_err_bit = MSIX_HW_INT_CAUSES_REG_SW_ERR;
3781 	} else {
3782 		inta_addr = CSR_INT;
3783 		sw_err_bit = CSR_INT_BIT_SW_ERR;
3784 	}
3785 
3786 	iwl_trans_sync_nmi_with_addr(trans, inta_addr, sw_err_bit);
3787 }
3788 
3789 struct iwl_trans *
iwl_trans_pcie_alloc(struct pci_dev * pdev,const struct iwl_mac_cfg * mac_cfg,struct iwl_trans_info * info)3790 iwl_trans_pcie_alloc(struct pci_dev *pdev,
3791 		     const struct iwl_mac_cfg *mac_cfg,
3792 		     struct iwl_trans_info *info)
3793 {
3794 	struct iwl_trans_pcie *trans_pcie, **priv;
3795 	struct iwl_trans *trans;
3796 	unsigned int bc_tbl_n_entries;
3797 	int ret, addr_size;
3798 	u32 bar0;
3799 
3800 	/* reassign our BAR 0 if invalid due to possible runtime PM races */
3801 	pci_read_config_dword(pdev, PCI_BASE_ADDRESS_0, &bar0);
3802 	if (bar0 == PCI_BASE_ADDRESS_MEM_TYPE_64) {
3803 		ret = pci_assign_resource(pdev, 0);
3804 		if (ret)
3805 			return ERR_PTR(ret);
3806 	}
3807 
3808 	ret = pcim_enable_device(pdev);
3809 	if (ret)
3810 		return ERR_PTR(ret);
3811 
3812 	trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie), &pdev->dev,
3813 				mac_cfg);
3814 	if (!trans)
3815 		return ERR_PTR(-ENOMEM);
3816 
3817 	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3818 
3819 	/* Initialize the wait queue for commands */
3820 	init_waitqueue_head(&trans_pcie->wait_command_queue);
3821 
3822 	if (trans->mac_cfg->gen2) {
3823 		trans_pcie->txqs.tfd.addr_size = 64;
3824 		trans_pcie->txqs.tfd.max_tbs = IWL_TFH_NUM_TBS;
3825 		trans_pcie->txqs.tfd.size = sizeof(struct iwl_tfh_tfd);
3826 	} else {
3827 		trans_pcie->txqs.tfd.addr_size = 36;
3828 		trans_pcie->txqs.tfd.max_tbs = IWL_NUM_OF_TBS;
3829 		trans_pcie->txqs.tfd.size = sizeof(struct iwl_tfd);
3830 	}
3831 
3832 	trans_pcie->supported_dma_mask = (u32)DMA_BIT_MASK(12);
3833 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_AX210)
3834 		trans_pcie->supported_dma_mask = (u32)DMA_BIT_MASK(11);
3835 
3836 	info->max_skb_frags = IWL_TRANS_PCIE_MAX_FRAGS(trans_pcie);
3837 
3838 	trans_pcie->txqs.tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page);
3839 	if (!trans_pcie->txqs.tso_hdr_page) {
3840 		ret = -ENOMEM;
3841 		goto out_free_trans;
3842 	}
3843 
3844 	if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_BZ)
3845 		bc_tbl_n_entries = TFD_QUEUE_BC_SIZE_BZ;
3846 	else if (trans->mac_cfg->device_family >= IWL_DEVICE_FAMILY_AX210)
3847 		bc_tbl_n_entries = TFD_QUEUE_BC_SIZE_AX210;
3848 	else
3849 		bc_tbl_n_entries = TFD_QUEUE_BC_SIZE;
3850 
3851 	trans_pcie->txqs.bc_tbl_size =
3852 		sizeof(struct iwl_bc_tbl_entry) * bc_tbl_n_entries;
3853 	/*
3854 	 * For gen2 devices, we use a single allocation for each byte-count
3855 	 * table, but they're pretty small (1k) so use a DMA pool that we
3856 	 * allocate here.
3857 	 */
3858 	if (trans->mac_cfg->gen2) {
3859 		trans_pcie->txqs.bc_pool =
3860 			dmam_pool_create("iwlwifi:bc", trans->dev,
3861 					 trans_pcie->txqs.bc_tbl_size,
3862 					 256, 0);
3863 		if (!trans_pcie->txqs.bc_pool) {
3864 			ret = -ENOMEM;
3865 			goto out_free_tso;
3866 		}
3867 	}
3868 
3869 	/* Some things must not change even if the config does */
3870 	WARN_ON(trans_pcie->txqs.tfd.addr_size !=
3871 		(trans->mac_cfg->gen2 ? 64 : 36));
3872 
3873 	/* Initialize NAPI here - it should be before registering to mac80211
3874 	 * in the opmode but after the HW struct is allocated.
3875 	 */
3876 	trans_pcie->napi_dev = alloc_netdev_dummy(sizeof(struct iwl_trans_pcie *));
3877 	if (!trans_pcie->napi_dev) {
3878 		ret = -ENOMEM;
3879 		goto out_free_tso;
3880 	}
3881 	/* The private struct in netdev is a pointer to struct iwl_trans_pcie */
3882 	priv = netdev_priv(trans_pcie->napi_dev);
3883 	*priv = trans_pcie;
3884 
3885 	trans_pcie->trans = trans;
3886 	trans_pcie->opmode_down = true;
3887 	spin_lock_init(&trans_pcie->irq_lock);
3888 	spin_lock_init(&trans_pcie->reg_lock);
3889 	spin_lock_init(&trans_pcie->alloc_page_lock);
3890 	mutex_init(&trans_pcie->mutex);
3891 	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
3892 	init_waitqueue_head(&trans_pcie->fw_reset_waitq);
3893 	init_waitqueue_head(&trans_pcie->imr_waitq);
3894 
3895 	trans_pcie->rba.alloc_wq = alloc_workqueue("rb_allocator",
3896 						   WQ_HIGHPRI | WQ_UNBOUND, 0);
3897 	if (!trans_pcie->rba.alloc_wq) {
3898 		ret = -ENOMEM;
3899 		goto out_free_ndev;
3900 	}
3901 	INIT_WORK(&trans_pcie->rba.rx_alloc, iwl_pcie_rx_allocator_work);
3902 
3903 	trans_pcie->debug_rfkill = -1;
3904 
3905 	if (!mac_cfg->base->pcie_l1_allowed) {
3906 		/*
3907 		 * W/A - seems to solve weird behavior. We need to remove this
3908 		 * if we don't want to stay in L1 all the time. This wastes a
3909 		 * lot of power.
3910 		 */
3911 		pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
3912 				       PCIE_LINK_STATE_L1 |
3913 				       PCIE_LINK_STATE_CLKPM);
3914 	}
3915 
3916 	pci_set_master(pdev);
3917 
3918 	addr_size = trans_pcie->txqs.tfd.addr_size;
3919 	ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(addr_size));
3920 	if (ret) {
3921 		ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
3922 		/* both attempts failed: */
3923 		if (ret) {
3924 			dev_err(&pdev->dev, "No suitable DMA available\n");
3925 			goto out_no_pci;
3926 		}
3927 	}
3928 
3929 	ret = pcim_request_all_regions(pdev, DRV_NAME);
3930 	if (ret) {
3931 		dev_err(&pdev->dev, "Requesting all PCI BARs failed.\n");
3932 		goto out_no_pci;
3933 	}
3934 
3935 	trans_pcie->hw_base = pcim_iomap(pdev, 0, 0);
3936 	if (!trans_pcie->hw_base) {
3937 		dev_err(&pdev->dev, "Could not ioremap PCI BAR 0.\n");
3938 		ret = -ENODEV;
3939 		goto out_no_pci;
3940 	}
3941 
3942 	/* We disable the RETRY_TIMEOUT register (0x41) to keep
3943 	 * PCI Tx retries from interfering with C3 CPU state */
3944 	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
3945 
3946 	trans_pcie->pci_dev = pdev;
3947 	iwl_disable_interrupts(trans);
3948 
3949 	info->hw_rev = iwl_read32(trans, CSR_HW_REV);
3950 	if (info->hw_rev == 0xffffffff) {
3951 		dev_err(&pdev->dev, "HW_REV=0xFFFFFFFF, PCI issues?\n");
3952 		ret = -EIO;
3953 		goto out_no_pci;
3954 	}
3955 
3956 	/*
3957 	 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
3958 	 * changed, and now the revision step also includes bit 0-1 (no more
3959 	 * "dash" value). To keep hw_rev backwards compatible - we'll store it
3960 	 * in the old format.
3961 	 */
3962 	if (mac_cfg->device_family >= IWL_DEVICE_FAMILY_8000)
3963 		info->hw_rev_step = info->hw_rev & 0xF;
3964 	else
3965 		info->hw_rev_step = (info->hw_rev & 0xC) >> 2;
3966 
3967 	IWL_DEBUG_INFO(trans, "HW REV: 0x%0x\n", info->hw_rev);
3968 
3969 	iwl_pcie_set_interrupt_capa(pdev, trans, mac_cfg, info);
3970 
3971 	init_waitqueue_head(&trans_pcie->sx_waitq);
3972 
3973 	ret = iwl_pcie_alloc_invalid_tx_cmd(trans);
3974 	if (ret)
3975 		goto out_no_pci;
3976 
3977 	if (trans_pcie->msix_enabled) {
3978 		ret = iwl_pcie_init_msix_handler(pdev, trans_pcie, info);
3979 		if (ret)
3980 			goto out_no_pci;
3981 	 } else {
3982 		ret = iwl_pcie_alloc_ict(trans);
3983 		if (ret)
3984 			goto out_no_pci;
3985 
3986 		ret = devm_request_threaded_irq(&pdev->dev, pdev->irq,
3987 						iwl_pcie_isr,
3988 						iwl_pcie_irq_handler,
3989 						IRQF_SHARED, DRV_NAME, trans);
3990 		if (ret) {
3991 			IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
3992 			goto out_free_ict;
3993 		}
3994 	 }
3995 
3996 #ifdef CONFIG_IWLWIFI_DEBUGFS
3997 	trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_CLOSED;
3998 	mutex_init(&trans_pcie->fw_mon_data.mutex);
3999 #endif
4000 
4001 	iwl_dbg_tlv_init(trans);
4002 
4003 	return trans;
4004 
4005 out_free_ict:
4006 	iwl_pcie_free_ict(trans);
4007 out_no_pci:
4008 	destroy_workqueue(trans_pcie->rba.alloc_wq);
4009 out_free_ndev:
4010 	free_netdev(trans_pcie->napi_dev);
4011 out_free_tso:
4012 	free_percpu(trans_pcie->txqs.tso_hdr_page);
4013 out_free_trans:
4014 	iwl_trans_free(trans);
4015 	return ERR_PTR(ret);
4016 }
4017 
iwl_trans_pcie_copy_imr_fh(struct iwl_trans * trans,u32 dst_addr,u64 src_addr,u32 byte_cnt)4018 void iwl_trans_pcie_copy_imr_fh(struct iwl_trans *trans,
4019 				u32 dst_addr, u64 src_addr, u32 byte_cnt)
4020 {
4021 	iwl_write_prph(trans, IMR_UREG_CHICK,
4022 		       iwl_read_prph(trans, IMR_UREG_CHICK) |
4023 		       IMR_UREG_CHICK_HALT_UMAC_PERMANENTLY_MSK);
4024 	iwl_write_prph(trans, IMR_TFH_SRV_DMA_CHNL0_SRAM_ADDR, dst_addr);
4025 	iwl_write_prph(trans, IMR_TFH_SRV_DMA_CHNL0_DRAM_ADDR_LSB,
4026 		       (u32)(src_addr & 0xFFFFFFFF));
4027 	iwl_write_prph(trans, IMR_TFH_SRV_DMA_CHNL0_DRAM_ADDR_MSB,
4028 		       iwl_get_dma_hi_addr(src_addr));
4029 	iwl_write_prph(trans, IMR_TFH_SRV_DMA_CHNL0_BC, byte_cnt);
4030 	iwl_write_prph(trans, IMR_TFH_SRV_DMA_CHNL0_CTRL,
4031 		       IMR_TFH_SRV_DMA_CHNL0_CTRL_D2S_IRQ_TARGET_POS |
4032 		       IMR_TFH_SRV_DMA_CHNL0_CTRL_D2S_DMA_EN_POS |
4033 		       IMR_TFH_SRV_DMA_CHNL0_CTRL_D2S_RS_MSK);
4034 }
4035 
iwl_trans_pcie_copy_imr(struct iwl_trans * trans,u32 dst_addr,u64 src_addr,u32 byte_cnt)4036 int iwl_trans_pcie_copy_imr(struct iwl_trans *trans,
4037 			    u32 dst_addr, u64 src_addr, u32 byte_cnt)
4038 {
4039 	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
4040 	int ret = -1;
4041 
4042 	trans_pcie->imr_status = IMR_D2S_REQUESTED;
4043 	iwl_trans_pcie_copy_imr_fh(trans, dst_addr, src_addr, byte_cnt);
4044 	ret = wait_event_timeout(trans_pcie->imr_waitq,
4045 				 trans_pcie->imr_status !=
4046 				 IMR_D2S_REQUESTED, 5 * HZ);
4047 	if (!ret || trans_pcie->imr_status == IMR_D2S_ERROR) {
4048 		IWL_ERR(trans, "Failed to copy IMR Memory chunk!\n");
4049 		iwl_trans_pcie_dump_regs(trans);
4050 		return -ETIMEDOUT;
4051 	}
4052 	trans_pcie->imr_status = IMR_D2S_IDLE;
4053 	return 0;
4054 }
4055